Decimal Square Root: Algorithm and Hardware Implementation

被引:4
|
作者
Hosseiny, Adel [1 ]
Jaberipur, Ghassem [1 ]
机构
[1] Shahid Beheshti Univ, Dept Elect & Comp Engn, Evin 1983963113, Iran
关键词
Decimal arithmetic; Decimal square root; Digit recurrence; Quotient digit selection; FLOATING-POINT DIVISION; NEWTON-RAPHSON ITERATION; UNIT; ARCHITECTURE; DIVIDER; SPEED;
D O I
10.1007/s00034-015-0215-1
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a new digit recurrence decimal square root (DSR) design and provide its ASIC implementation. The interim square root digits are in . The proposed architecture generally follows that of a previous radix-10 divider. However, it provides novel solutions with regard to few DSR-specific challenges. For example, complex error analysis shows that only four (out of sixteen) digits of partial square root is sufficient to estimate partial remainders that are required for the more complicated square root digit selection. This design performs about 10 % faster and consumes 28 % less area than the previously reported ASIC digit recurrence decimal square rooter.
引用
收藏
页码:4195 / 4219
页数:25
相关论文
共 50 条
  • [41] A Hardware Implementation of Simon Cryptography Algorithm
    Feizi, Soheil
    Ahmadi, Arash
    Nemati, Ali
    2014 4TH INTERNATIONAL CONFERENCE ON COMPUTER AND KNOWLEDGE ENGINEERING (ICCKE), 2014, : 245 - 250
  • [42] Hardware implementation of the subdivision loop algorithm
    del Río, A
    Bóo, M
    Amor, M
    Bruguera, JD
    PROCEEDINGS OF THE 28TH EUROMICRO CONFERENCE, 2002, : 189 - 197
  • [43] Successful Implementation of AES Algorithm in Hardware
    Borhan, Rozita
    Aziz, Raja Mohd Fuad Tengku
    IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS DESIGN, SYSTEMS AND APPLICATIONS (ICEDSA 2012), 2012, : 27 - 32
  • [44] Hardware Implementation of the Improved Trellis Algorithm
    Ha, JeongMok
    Jeong, Hong
    2012 6TH INTERNATIONAL CONFERENCE ON NEW TRENDS IN INFORMATION SCIENCE, SERVICE SCIENCE AND DATA MINING (ISSDM2012), 2012, : 108 - 111
  • [45] A hardware implementation of the compact genetic algorithm
    Aporntewan, C
    Chongstitvatana, P
    PROCEEDINGS OF THE 2001 CONGRESS ON EVOLUTIONARY COMPUTATION, VOLS 1 AND 2, 2001, : 624 - 629
  • [46] Hardware Implementation Of Compressed Sensing Algorithm
    Chakraborty, Parnasree
    Tharini, C.
    Abidha, Minhaj M.
    PROCEEDINGS OF THE 2018 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRICAL, CONTROL AND COMMUNICATION (RTECC), 2018, : 46 - 50
  • [47] A fast square-root implementation for BLAST
    Hassibi, B
    CONFERENCE RECORD OF THE THIRTY-FOURTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, 2000, : 1255 - 1259
  • [48] Division and square root - Choosing the right implementation
    Soderquist, P
    Leeser, M
    IEEE MICRO, 1997, 17 (04) : 56 - 66
  • [49] Square roots and the decimal system
    Dodwell, CEW
    NATURE, 1928, 121 : 907 - 907
  • [50] Square roots and the decimal system
    Wolff, CE
    NATURE, 1928, 122 : 15 - 15