A Novel Fixed-Point Square Root Algorithm and Its Digital Hardware Design

被引:0
|
作者
Putra, Rachmad Vidya Wicaksana [1 ]
机构
[1] Inst Teknol Bandung, Microelect Ctr, IC Design Lab, Bandung, West Java, Indonesia
关键词
Novel square root algorithm; iterative calculation; fixed-point; simple; low complexity; resource-efficient;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Square root operation is one of the basic important operation in digital signal processing. It will calculate the square root value from the given input. This operation is known hard to implement in digital hardware because of the complexity of its algorithm. There were many researches related to this topic to obtain the optimum design between area consumption and speed. Regarding this condition, we propose an alternative square root algorithm which is based on two approaches, digital binary input decomposition and iterative calculation. Its fixed-point digital hardware implementation is very simple, low complexity, and resource-efficient. It doesn't need any correction adjustments and directly produces accurate value of square root result and remainder in (N/2)+1 clock cycles, which N represents the wordlength of input. This design has been synthesized for FPGA target board Altera Cyclone II EP2C35F672C6 and produced good results in resource consumption and speed.
引用
收藏
页码:332 / 335
页数:4
相关论文
共 50 条
  • [31] A Novel Fixed-Point Conversion Methodology For Digital Signal Processing Systems
    Dinh, Phuong T. K.
    Dinh, Linh T. T.
    Tran, Tung T.
    Pham, Lam S.
    Le, Han D.
    Hoang, Chi P.
    Nguyen, Minh D.
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2022, E105 (08)
  • [32] Design of a fixed-point digital filter for state estimation for UPS applications
    Natarajan, K
    Sivakumar, S
    CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING-REVUE CANADIENNE DE GENIE ELECTRIQUE ET INFORMATIQUE, 1999, 24 (04): : 155 - 161
  • [33] Design of a fixed-point digital filter for state estimation for UPS applications
    Natarajan, K.
    Sivakumar, Seshadri
    Canadian Journal of Electrical and Computer Engineering, 1999, 24 (04): : 155 - 161
  • [34] A Novel Fixed-Point Conversion Methodology For Digital Signal Processing Systems
    Dinh, Phuong T. K.
    Dinh, Linh T. T.
    Tran, Tung T.
    Pham, Lam S.
    Le Duc, Han
    Hoang, Chi P.
    Nguyen, Minh D.
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2022, E105A (12) : 1537 - 1550
  • [35] Fixed-point configurable hardware components for adaptive filters
    Rocher, Romuald
    Herve, Nicolas
    Menard, Daniel
    Sentieys, Oliver
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3301 - +
  • [36] Hardware implementations of fixed-point Atan2
    de Dinechin, Florent
    Istoan, Matei
    IEEE 22nd Symposium on Computer Arithmetic ARITH 22, 2015, : 34 - 41
  • [37] FIXED-POINT ERROR ANALYSIS OF THE QR-RECURSIVE LEAST-SQUARE ALGORITHM
    DINIZ, PSR
    SIQUEIRA, MG
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1995, 42 (05): : 334 - 348
  • [38] Design of fixed-point multimedia hardware accelerator in specific SoC based on statistical analysis
    Zhou, F
    Yang, J
    Ling, M
    Shi, LX
    2005 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS: VOL 1: COMMUNICATION THEORY AND SYSTEMS, 2005, : 1338 - 1342
  • [39] Design of fixed-point hardware accelerator word length in SoC based on statistical analysis
    Zhou, Fan
    Shi, Longxing
    Yang, Jun
    Guti Dianzixue Yanjiu Yu Jinzhan/Research and Progress of Solid State Electronics, 2007, 27 (02): : 240 - 245
  • [40] 'Individually normalized' least mean square algorithm suitable for fixed-point processing and its application to active noise control
    Fujitsu Lab, Ltd, Kawasaki, Japan
    Electron Commun Jpn Part III Fundam Electron Sci, 4 (62-72):