A novel CMOS double-edge triggered flip-flop for low-power applications

被引:0
|
作者
Sung, YY [1 ]
Chang, RC [1 ]
机构
[1] Natl Chung Hsing Univ, Dept Elect Engn, Taichung 40227, Taiwan
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A novel low-power double-edge triggered flip-flop is presented in this paper. Low-power and high-speed flip-flops are required in many applications, especially in SoC systems. Double-edge triggered flip-flop can latch the data signal changes both from high to low and low to high. Thus, lower clock frequency is used while the data throughput is preserved. The proposed flip-flop uses a low-swing clock technology and low-Vt transistors for the clock transistors to reduce the leakage current problem. Beside, only a single latch is used and lower power consumption is achieved. HSPICE simulation results show that the power dissipation of the proposed flip-flop is reduced by at least 28% and the power-delay product is also reduced by at least 50%.
引用
收藏
页码:665 / 668
页数:4
相关论文
共 50 条
  • [31] Low power double edge-triggered flip-flop using one latch
    Strollo, AGM
    Napoli, E
    Cimino, C
    ELECTRONICS LETTERS, 1999, 35 (03) : 187 - 188
  • [32] Low-power dual-edge triggered state-retention scan flip-flop
    Karimiyan, H.
    Sayedi, S. M.
    Saidi, H.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2010, 4 (05): : 410 - 419
  • [33] Design of Low-Power Dual Edge-Triggered Retention Flip-Flop for IoT Devices
    Mall, Ajay
    Khanna, Shaweta
    Noor, Arti
    PROCEEDINGS OF RECENT INNOVATIONS IN COMPUTING, ICRIC 2019, 2020, 597 : 841 - 852
  • [34] A Novel Modified Low Power Pulse Triggered Flip-Flop
    Samal, Lopamudra
    Sahoo, Sauvagya Ranjan
    Samal, Chiranjibi
    2017 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, COMMUNICATION, COMPUTER, AND OPTIMIZATION TECHNIQUES (ICEECCOT), 2017, : 482 - 488
  • [35] A novel low power and high speed double edge explicit pulse triggered level converter flip-flop
    Razmdideh, Ramin
    Saneei, Mohsen
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2015, 43 (04) : 516 - 523
  • [36] A Novel Low Power Double Edge Triggered Flip-Flop Based on Clock Gated Pulse Suppression Technique
    Kavali, Krishna
    Rajendar, S.
    Bhargava, P. Vamshi
    2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO), 2015,
  • [37] A novel double edge-triggered pulse-clocked TSPC D flip-flop for high-performance and low-power VLSI design applications
    Pontikakis, B
    Nekili, M
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 101 - 104
  • [38] A double-edge implicit-pulsed level convert flip-flop
    Zhao, P
    Kumar, GP
    Archana, C
    Bayoumi, M
    VLSI 2004: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS, 2004, : 141 - 144
  • [39] Novel Low-Complexity and Low-Power Flip-Flop Design
    Lin, Jin-Fa
    Hong, Zheng-Jie
    Tsai, Chang-Ming
    Wu, Bo-Cheng
    Yu, Shao-Wei
    ELECTRONICS, 2020, 9 (05)
  • [40] A new true-single-phase-clocked double-edge-triggered flip-flop for low-power VLSI designs
    Wang, JS
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1896 - 1899