A novel CMOS double-edge triggered flip-flop for low-power applications

被引:0
|
作者
Sung, YY [1 ]
Chang, RC [1 ]
机构
[1] Natl Chung Hsing Univ, Dept Elect Engn, Taichung 40227, Taiwan
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A novel low-power double-edge triggered flip-flop is presented in this paper. Low-power and high-speed flip-flops are required in many applications, especially in SoC systems. Double-edge triggered flip-flop can latch the data signal changes both from high to low and low to high. Thus, lower clock frequency is used while the data throughput is preserved. The proposed flip-flop uses a low-swing clock technology and low-Vt transistors for the clock transistors to reduce the leakage current problem. Beside, only a single latch is used and lower power consumption is achieved. HSPICE simulation results show that the power dissipation of the proposed flip-flop is reduced by at least 28% and the power-delay product is also reduced by at least 50%.
引用
收藏
页码:665 / 668
页数:4
相关论文
共 50 条
  • [21] A Low-Power Level-Converting Double-Edge-Triggered Flip-Flop Design
    Wang, Li-Rong
    Lo, Kai-Yu
    Jou, Shyh-Jye
    IEICE TRANSACTIONS ON ELECTRONICS, 2013, E96C (10): : 1351 - 1355
  • [22] Low-power Design of Double Edge-triggered Static SOI D Flip-flop
    Xing, Wan
    Song, Jia
    Gang, Du
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2011 (CSTIC 2011), 2011, 34 (01): : 189 - 194
  • [23] Novel CMOS ternary edge-triggered flip-flop
    Wu, Xunwei
    Wei, Jian
    Wang, Pengjun
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2000, 28 (09): : 126 - 127
  • [24] Low power and high speed explicit-pulsed double-edge triggered level converting flip-flop
    Dai Y.
    Shen J.
    High Technology Letters, 2010, 16 (02) : 204 - 209
  • [25] Low Power Dual Edge Triggered Flip-Flop
    Saini, Nitin Kumar
    Kashyap, Kamal K.
    2014 INTERNATIONAL CONFERENCE ON SIGNAL PROPAGATION AND COMPUTER TECHNOLOGY (ICSPCT 2014), 2014, : 125 - 128
  • [26] A single latch, high speed double-edge triggered flip-flop (DETFF)
    Johnson, TA
    Kourtev, IS
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 189 - 192
  • [27] Low-Power Dual-Edge Triggered State Retention Scan Flip-Flop
    Karimiyan, Hossein
    Sayedi, Sayed Masoud
    Saidi, Hossein
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2010, 5953 : 156 - 164
  • [28] Low-power double-edge triggered flipflop
    Blair, GM
    ELECTRONICS LETTERS, 1997, 33 (10) : 845 - 847
  • [29] Design of double edge-triggered flip-flop for low-power educational environment (Publication with Expression of Concern)
    Punitha, L.
    Devi, Krishnasamy Nirmala
    Jose, Deepa
    Sundararajan, J.
    INTERNATIONAL JOURNAL OF ELECTRICAL ENGINEERING EDUCATION, 2019, 60 (2_suppl) : 20 - 34
  • [30] A Low-Power CMOS Flip-Flop for High Performance Processors
    Meher, Preetisudha
    Mahapatra, Kamala Kanta
    TENCON 2014 - 2014 IEEE REGION 10 CONFERENCE, 2014,