PDN Impedance Modeling of 3D System-in-Package

被引:0
|
作者
Oizono, Yoshiaki [1 ]
Nabeshima, Yoshitaka [1 ]
Okumura, Takafumi [1 ]
Sudo, Toshio [1 ]
Sakai, Atsushi [2 ]
Ikeda, Hiroaki [2 ]
机构
[1] Shibaura Inst Technol, Koto Ku, 3-7-5 Toyosu, Tokyo, Japan
[2] Assoc Super Adv Elect Technol, Chuo Ku, Tokyo, Japan
关键词
SILICON; TSV; DESIGN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Power supply impedance of power distribution network (PDN) for a 3D system-in-package (SiP) has been investigated. The 3D SiP consisted of 3 stacked chips and an organic package substrate. These three chips were a memory chip on the top, Si interposer in the middle, and a logic chip on the bottom. The size of each chip was the same, and 9.93 mm by 9.93 mm. A large number of through silicon vias (TSV's) were formed to the silicon interposer and the logic chip. Next, the 3 stacked chips were assembled on the organic package substrate, whose size was 26 mm by 26 mm. The PDN impedance for each chip was extracted by using XcitePI (Sigrity Inc.). Then, the PDN impedance for the organic package substrate was extracted by using SIwave (Ansys Inc.). Finally, the total PDN impedance was synthesized. In this paper, the PDN impedances of the memory chip, Si interposer, and the logic chip were calculated respectively, and then the total PDN impedance was synthesized to estimate the power supply disturbance due to the anti-resonance peak.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] Modeling and Analysis of PDN Impedance and Switching Noise in TSV-Based 3-D Integration
    He, Huanyu
    Lu, James Jian-Qiang
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (04) : 1241 - 1247
  • [42] System-in-Package: Electrical and Layout Perspectivesoo
    He, Lei
    Elassaad, Shauki
    Shi, Yiyu
    Hu, Yu
    Yao, Wei
    FOUNDATIONS AND TRENDS IN ELECTRONIC DESIGN AUTOMATION, 2010, 4 (04): : 223 - 306
  • [43] System-in-package technology: Opportunities and challenges
    Fontanelli, Anna
    ISQED 2008: PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2008, : 589 - 593
  • [44] CDM Simulation Study of a System-in-Package
    Shukla, Vrashank
    Rosenbaum, Elyse
    ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM PROCEEDINGS 2010, 2010,
  • [45] System-in-package testing: Problems and solutions
    Appello, Davide
    Bernardi, Paolo
    Grosso, Michelangelo
    Reorda, Matteo Sonza
    IEEE DESIGN & TEST OF COMPUTERS, 2006, 23 (03): : 203 - 211
  • [46] System-in-Package, a combination of challenges and solutions
    Cauvet, P.
    Bernard, S.
    Renove, M.
    ETS 2007: 12TH IEEE EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2007, : 193 - +
  • [47] Broadening the platforms for system-in-package solutions
    Truzzi, C
    Lerner, S
    SOLID STATE TECHNOLOGY, 2000, 43 (11) : 115 - +
  • [48] Structures and materials of system-in-package: A review
    Tian W.
    Wang C.
    Zhao Z.
    Cui H.
    Recent Patents on Mechanical Engineering, 2021, 14 (01): : 28 - 41
  • [49] Interconnect Technologies for System-in-Package Integration
    Timme, Hans-Joerg
    Pressel, Klaus
    Beer, Gottfried
    Bergmann, Robert
    PROCEEDINGS OF THE 2013 IEEE 15TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2013), 2013, : 641 - 646
  • [50] Signal Integrity Flow for System-in-Package and Package-on-Package Devices
    Pulici, Paolo
    Vanalli, Gian Pietro
    Dellutri, Michele A.
    Guarnaccia, Domenico
    Lo Iacono, Filippo
    Campardo, Giovanni
    Ripamonti, Giancarlo
    PROCEEDINGS OF THE IEEE, 2009, 97 (01) : 84 - 95