PDN Impedance Modeling of 3D System-in-Package

被引:0
|
作者
Oizono, Yoshiaki [1 ]
Nabeshima, Yoshitaka [1 ]
Okumura, Takafumi [1 ]
Sudo, Toshio [1 ]
Sakai, Atsushi [2 ]
Ikeda, Hiroaki [2 ]
机构
[1] Shibaura Inst Technol, Koto Ku, 3-7-5 Toyosu, Tokyo, Japan
[2] Assoc Super Adv Elect Technol, Chuo Ku, Tokyo, Japan
关键词
SILICON; TSV; DESIGN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Power supply impedance of power distribution network (PDN) for a 3D system-in-package (SiP) has been investigated. The 3D SiP consisted of 3 stacked chips and an organic package substrate. These three chips were a memory chip on the top, Si interposer in the middle, and a logic chip on the bottom. The size of each chip was the same, and 9.93 mm by 9.93 mm. A large number of through silicon vias (TSV's) were formed to the silicon interposer and the logic chip. Next, the 3 stacked chips were assembled on the organic package substrate, whose size was 26 mm by 26 mm. The PDN impedance for each chip was extracted by using XcitePI (Sigrity Inc.). Then, the PDN impedance for the organic package substrate was extracted by using SIwave (Ansys Inc.). Finally, the total PDN impedance was synthesized. In this paper, the PDN impedances of the memory chip, Si interposer, and the logic chip were calculated respectively, and then the total PDN impedance was synthesized to estimate the power supply disturbance due to the anti-resonance peak.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] System-in-package technologies for photonics
    Tekin, Tolga
    OPTOELECTRONIC INTEGRATED CIRCUITS XII, 2010, 7605
  • [32] System-in-package for extreme environments
    Sivaswamy, Senthil
    Wu, Rui
    Ellis, Charles
    Palmer, Michael
    Johnson, R. Wayne
    McCluskey, Patrick
    Petrarca, Kevin
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 2044 - +
  • [33] Embedded 3D Hybrid IC Integration System-in-Package (SiP) for Opto-Electronic Interconnects in Organic Substrates
    Lau, John H.
    Zhang, M. S.
    Lee, S. W. Ricky
    PROCEEDINGS OF THE ASME INTERNATIONAL MECHANICAL ENGINEERING CONGRESS AND EXPOSITION 2010, VOL 4, 2012, : 141 - +
  • [34] High-Current Switched Capacitor Converter for On-Package VR With PDN Impedance Modeling
    Ursino, Mario
    Saggini, Stefano
    Jiang, Shuai
    Nan, Chenhao
    Rinaldo, Roberto
    Rizzolatti, Roberto
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2020, 8 (02) : 1633 - 1643
  • [35] Thermal Modeling of a Power Ball Grid Array in System-in-Package Configuration
    Bocca, Alberto
    Graziosi, Giovanni
    Macii, Alberto
    2019 25TH INTERNATIONAL WORKSHOP ON THERMAL INVESTIGATIONS OF ICS AND SYSTEMS (THERMINIC 2019), 2019,
  • [36] EBG-Based Grid-Type PDN on Interposer for SSN Mitigation in Mixed-Signal System-in-Package
    Shen, Chi-Kai
    Lu, Yi-Chang
    Chiou, Yi-Peng
    Hsieh, Hsieh-Hung
    Tsai, Ming-Hsien
    Liu, Sally
    Wu, Tzong-Lin
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2017, 27 (12) : 1053 - 1055
  • [37] Physical design for 3D system on package
    Lim, Sung Kyu
    IEEE Design and Test of Computers, 2005, 22 (06): : 532 - 539
  • [38] Physical design for 3D system on package
    Lim, SK
    IEEE DESIGN & TEST OF COMPUTERS, 2005, 22 (06): : 532 - 539
  • [39] Modeling and Design of System-in-Package Integrated Voltage Regulator with Thermal Effects
    Mueller, S.
    Davis, A. K.
    Bellaredj, M. L. F.
    Singh, A.
    Ahmed, K. Z.
    Kar, M.
    Mukhopadhyay, S.
    Kohl, P. A.
    Swaminathan, M.
    Wang, Y.
    Wong, J.
    Bharathi, S.
    Mano, Y.
    Beece, A.
    Fasano, B.
    Moghadam, H. Fathi
    Draper, D.
    2016 IEEE 25TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2016, : 65 - 67