PDN Impedance Modeling of 3D System-in-Package

被引:0
|
作者
Oizono, Yoshiaki [1 ]
Nabeshima, Yoshitaka [1 ]
Okumura, Takafumi [1 ]
Sudo, Toshio [1 ]
Sakai, Atsushi [2 ]
Ikeda, Hiroaki [2 ]
机构
[1] Shibaura Inst Technol, Koto Ku, 3-7-5 Toyosu, Tokyo, Japan
[2] Assoc Super Adv Elect Technol, Chuo Ku, Tokyo, Japan
关键词
SILICON; TSV; DESIGN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Power supply impedance of power distribution network (PDN) for a 3D system-in-package (SiP) has been investigated. The 3D SiP consisted of 3 stacked chips and an organic package substrate. These three chips were a memory chip on the top, Si interposer in the middle, and a logic chip on the bottom. The size of each chip was the same, and 9.93 mm by 9.93 mm. A large number of through silicon vias (TSV's) were formed to the silicon interposer and the logic chip. Next, the 3 stacked chips were assembled on the organic package substrate, whose size was 26 mm by 26 mm. The PDN impedance for each chip was extracted by using XcitePI (Sigrity Inc.). Then, the PDN impedance for the organic package substrate was extracted by using SIwave (Ansys Inc.). Finally, the total PDN impedance was synthesized. In this paper, the PDN impedances of the memory chip, Si interposer, and the logic chip were calculated respectively, and then the total PDN impedance was synthesized to estimate the power supply disturbance due to the anti-resonance peak.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] The dawn of 3D packaging as system-in-package (SIP)
    Kada, M
    IEICE TRANSACTIONS ON ELECTRONICS, 2001, E84C (12) : 1763 - 1770
  • [2] System design issues for 3D system-in-package (SiP)
    Miettinen, J
    Mäntysalo, M
    Kaija, K
    Ristolainen, EO
    54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, : 610 - 615
  • [3] Studies on Reliability of a 3D System-in-Package Device
    Xi, Jia
    Lin, Kun
    Xiao, Fei
    Sun, Xiaofeng
    2013 14TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2013, : 1033 - +
  • [4] Design and process of 3D MEMS system-in-package (SiP)
    Lau J.H.
    Journal of Microelectronics and Electronic Packaging, 2010, 7 (01): : 10 - 15
  • [5] Embedded RN balun for 3D system-in-package solutions
    Mäntysalo, M
    Ristolainen, EO
    55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 513 - 517
  • [6] System-in-Package LTCC Platform for 3D RF to Millimeter Wave
    Vaha-Heikkila, T.
    Lahti, M.
    NANOSENSORS, BIOSENSORS, AND INFO-TECH SENSORS AND SYSTEMS 2011, 2011, 7980
  • [7] Temperature Cycling and Drop Reliability of a 3D System-in-Package Device
    Xi, Jia
    Lin, Kun
    Xiao, Fei
    Sun, Xiaofeng
    2014 15TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2014, : 963 - 966
  • [8] 3D system-in-package design using stacked silicon submount technology
    Dong, Mingzhi
    Santagata, Fabio
    Sokolovskij, Robert
    Wei, Jia
    Yuan, Cadmus
    Zhang, Guoqi
    MICROELECTRONICS INTERNATIONAL, 2015, 32 (02) : 63 - 72
  • [9] Fast, Small, Efficient Voltage Regulators using 3D System-in-Package
    Miller, Greg J.
    2016 INTERNATIONAL SYMPOSIUM ON 3D POWER ELECTRONICS INTEGRATION AND MANUFACTURING (3D-PEIM), 2016,
  • [10] 3D Stacked Embedded Component System-in-Package for Wearable Electronic Devices
    Nair, V.
    Krishnamurthy, L.
    Swan, J.
    Essaian, A.
    Frank, T.
    Bynum, M.
    2017 IEEE RADIO AND WIRELESS SYMPOSIUM (RWS), 2017, : 108 - 110