Modeling of Grain Growth in the Polysilicon Channel Process of a Vertical NAND Flash Memory

被引:0
|
作者
Lee, Jong-Hyuk [1 ]
Kong, Young-Min [2 ]
Kwon, Yongwoo [1 ]
机构
[1] Hongik Univ, Dept Mat Sci & Engn, 94 Wausan Ro, Seoul 04066, South Korea
[2] Univ Ulsan, Sch Mat Sci & Engn, 93 Daehak Ro, Ulsan 44610, South Korea
基金
新加坡国家研究基金会;
关键词
Polysilicon; Vertical NAND Flash Memory; Grain Growth; Modeling and Simulation; Phase-Field Method; PHASE-FIELD MODEL; COMPUTER-SIMULATION; POLYCRYSTALLINE SILICON;
D O I
10.1166/jno.2017.1954
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present a phase-field model to simulate grain growth occurring in the polysilicon channel process, one of critical steps in fabricating a vertical NAND flash memory. The process is called solid-phase crystallization, that is, annealing following depositing an amorphous silicon film on a side wall of a channel hole. Prediction of grain structures and grain size is of great importance to process engineers because grain boundaries degrade the bit-line current flowing along the channel. A set of Allen-Cahn equations for a polycrystalline film were numerically solved by finite difference method using a parallel computing platform. Our model could successfully reproduce experimental trends on film thickness dependence of the final grain size.
引用
收藏
页码:321 / 325
页数:5
相关论文
共 50 条
  • [11] Analysis and Optimization of Threshold Voltage Variability by Polysilicon Grain Size Simulation in 3D NAND Flash Memory
    Yang, Tao
    Xia, Zhiliang
    Shi, Dandan
    Ouyang, Yingjie
    Huo, Zongliang
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2020, 8 (01): : 140 - 144
  • [12] Investigation of Poly Silicon Channel Variation in Vertical 3D NAND Flash Memory
    Lee, Inyoung
    Kim, Dae Hwan
    Kang, Daewoong
    Cho, Il Hwan
    IEEE ACCESS, 2022, 10 : 108067 - 108074
  • [13] Vertical-Channel STacked ARray (VCSTAR) for 3D NAND flash memory
    Park, Se Hwan
    Kim, Yoon
    Kim, Wandong
    Seo, Joo Yun
    Park, Byung-Gook
    SOLID-STATE ELECTRONICS, 2012, 78 : 34 - 38
  • [14] Investigation of the Effect of Grain for Vertically Stacked NAND Flash Memory with a Poly-GaAs Channel
    Oh, Young-Taek
    Shin, Sang-Hoon
    Kim, Kyu-Beom
    Song, Yun-Heub
    NANOSCIENCE AND NANOTECHNOLOGY LETTERS, 2017, 9 (05) : 736 - 740
  • [15] Influence of Channel Hole Remaining Ratio on Hemi-Cylindrical Vertical NAND Flash Memory
    Chang, Jin Ho
    Uhm, Ji Ho
    Kwon, Hyug Su
    Kwon, Eunmee
    Choi, Woo Young
    IEEE ELECTRON DEVICE LETTERS, 2022, 43 (09) : 1432 - 1435
  • [16] Modeling the Impact of Random Grain Boundary Traps on the Electrical Behavior of Vertical Gate 3-D NAND Flash Memory Devices
    Hsiao, Yi-Hsuan
    Lue, Hang-Ting
    Chen, Wei-Chen
    Chang, Kuo-Pin
    Shih, Yen-Hao
    Tsui, Bing-Yue
    Hsieh, Kuang-Yeu
    Lu, Chih-Yuan
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (06) : 2064 - 2070
  • [17] Vertical 3D NAND Flash Memory Technology
    Nitayama, Akihiro
    Aochi, Hideaki
    ULSI PROCESS INTEGRATION 7, 2011, 41 (07): : 15 - 25
  • [18] Analysis of GIDL Erase Characteristics in Vertical NAND Flash Memory
    Yoo, Ho-Nam
    Yang, Yeongheon
    Park, Min-Kyu
    Choi, Woo Young
    Lee, Jong-Ho
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2023, 23 (03) : 196 - 201
  • [19] Influence of Intercell Trapped Charge on Vertical NAND Flash Memory
    Choi, Woo Young
    Kwon, Hyug Su
    Kim, Yong Jun
    Lee, Byungin
    Yoo, Hyunseung
    Choi, Sangmoo
    Cho, Gyu-Seog
    Park, Sung-Kye
    IEEE ELECTRON DEVICE LETTERS, 2017, 38 (02) : 164 - 167
  • [20] A Novel Structure and Operation Scheme of Vertical Channel NAND Flash with Ferroelectric Memory for Multi String Operations
    Choi, Seonjun
    Choi, Changhwan
    Jeong, Jae Kyeong
    Kang, Myounggon
    Song, Yun-heub
    ELECTRONICS, 2021, 10 (01) : 1 - 12