Modeling of Grain Growth in the Polysilicon Channel Process of a Vertical NAND Flash Memory

被引:0
|
作者
Lee, Jong-Hyuk [1 ]
Kong, Young-Min [2 ]
Kwon, Yongwoo [1 ]
机构
[1] Hongik Univ, Dept Mat Sci & Engn, 94 Wausan Ro, Seoul 04066, South Korea
[2] Univ Ulsan, Sch Mat Sci & Engn, 93 Daehak Ro, Ulsan 44610, South Korea
基金
新加坡国家研究基金会;
关键词
Polysilicon; Vertical NAND Flash Memory; Grain Growth; Modeling and Simulation; Phase-Field Method; PHASE-FIELD MODEL; COMPUTER-SIMULATION; POLYCRYSTALLINE SILICON;
D O I
10.1166/jno.2017.1954
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present a phase-field model to simulate grain growth occurring in the polysilicon channel process, one of critical steps in fabricating a vertical NAND flash memory. The process is called solid-phase crystallization, that is, annealing following depositing an amorphous silicon film on a side wall of a channel hole. Prediction of grain structures and grain size is of great importance to process engineers because grain boundaries degrade the bit-line current flowing along the channel. A set of Allen-Cahn equations for a polycrystalline film were numerically solved by finite difference method using a parallel computing platform. Our model could successfully reproduce experimental trends on film thickness dependence of the final grain size.
引用
收藏
页码:321 / 325
页数:5
相关论文
共 50 条
  • [21] Investigation of Vertical Channel Architecture for Bulk Erase Operation in Three-Dimensional NAND Flash Memory
    Lee, Gae-Hun
    Kim, Kyeong-Rok
    Yang, Hyung Jun
    Park, Sung-Kye
    Cho, Gyu-Seog
    Choi, Eun-Seok
    Song, Yun-Heub
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2012, 51 (11)
  • [22] Modeling of effective mobility in 3D NAND flash memory with polycrystalline silicon channel
    Kim, Juhyun
    Shin, Hyungcheol
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2025, 24 (02)
  • [23] Gradual Channel Estimation Method for TLC NAND Flash Memory
    Yang, Liu
    Wang, Qi
    Li, Qianhui
    Yu, Xiaolei
    He, Jing
    Huo, Zongliang
    IEEE EMBEDDED SYSTEMS LETTERS, 2022, 14 (01) : 7 - 10
  • [24] Integrated interferometry for in-process monitoring of critical dimension in vertical NAND flash memory dry etch
    Oh, Se-Jin
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2022, 40 (04):
  • [25] Investigation of Ultra Thin Polycrystalline Silicon Channel for Vertical NAND Flash
    Kim, Bio
    Lim, Seung-Hyun
    Kim, Dong Woo
    Nakanishi, Toshiro
    Yang, Sangryol
    Ahn, Jae-Young
    Choi, HanMei
    Hwang, Kihyun
    Ko, Yongsun
    Kang, Chang-Jin
    2011 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2011,
  • [26] Device characteristics of the select transistor in a vertical-NAND flash memory
    Kang, Daewoong
    Park, Hyojin
    Kim, Dae Hwan
    Cho, Il Hwan
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2023, 62 (02)
  • [27] Channel Thickness and Grain Size Engineering for Improvement of Variability and Performance in 3-D NAND Flash Memory
    Nam, Kihoon
    Park, Chanyang
    Yoon, Jun-Sik
    Yang, Giho
    Park, Min Sang
    Baek, Rock-Hyun
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (07) : 3681 - 3687
  • [28] Dependence of Program and Erase Speed on Bias Conditions for Fully Depleted Channel of Vertical NAND Flash Memory Devices
    Cho, Seongjae
    Kim, Yoon
    Yun, Jang-Gn
    Lee, Jung Hoon
    Shim, Won Bo
    Park, Byung-Gook
    NVMTS: 2009 10TH ANNUAL NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM, 2009, : 83 - 85
  • [29] Modeling and Testing of Interference Faults in the Nano NAND Flash Memory
    Zha, Jin
    Cui, Xiaole
    Lee, Chung Len
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 527 - 531
  • [30] Process integration for the high speed NAND flash memory cell
    Kim, DJ
    Choi, JD
    Kim, J
    Oh, HK
    Ahn, ST
    Kwon, OH
    1996 SYMPOSIUM ON VLSI TECHNOLOGY: DIGEST OF TECHNICAL PAPERS, 1996, : 236 - 237