Modeling the Impact of Random Grain Boundary Traps on the Electrical Behavior of Vertical Gate 3-D NAND Flash Memory Devices

被引:41
|
作者
Hsiao, Yi-Hsuan [1 ,2 ]
Lue, Hang-Ting [1 ]
Chen, Wei-Chen [1 ]
Chang, Kuo-Pin [1 ]
Shih, Yen-Hao [1 ]
Tsui, Bing-Yue [2 ]
Hsieh, Kuang-Yeu [1 ]
Lu, Chih-Yuan [1 ]
机构
[1] Macronix Int Co Ltd, Hsinchu 300, Taiwan
[2] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
关键词
3-D NAND Flash; grain boundary; grain boundary traps; poly Si thin-film transistor (TFT); vertical gate (VG); SI; TFTS;
D O I
10.1109/TED.2014.2318716
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The 3-D stacking of multiple layers of NAND using thin-film transistor (TFT) devices is widely accepted as the next step in continuing NAND Flash scaling. Low mobility and reliability problems are two well-known concerns regarding TFT devices. However, another important implication of using TFT devices is that the Vt variation induced by randomly distributed grain boundaries degrades the array performance. In this paper, an extensive TCAD simulation was conducted to systematically investigate how grain boundary generated traps affect NAND Flash devices. Minimizing the density of grain boundary traps is crucial for array performance. In addition, optimal gate control ability reduces the impact of grain boundaries. Thus, using double gate architecture in vertical gate 3-D NAND is favorable. Furthermore, when pitch is scaled in the future, device exhibiting smaller channel thickness should be used to increase the gate control.
引用
收藏
页码:2064 / 2070
页数:7
相关论文
共 50 条
  • [1] Effects of the Grain Boundary and Interface Traps on the Electrical Characteristics of 3D NAND Flash Memory Devices
    Lee, Jun Gyu
    Kim, Tae Whan
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2018, 18 (03) : 1944 - 1947
  • [2] A Novel Approach Using Discrete Grain-Boundary Traps to Study the Variability of 3-D Vertical-Gate NAND Flash Memory Cells
    Wang, Pei-Yu
    Tsui, Bing-Yue
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (08) : 2488 - 2493
  • [3] The influence of grain boundary interface traps on electrical characteristics of top select gate transistor in 3D NAND flash memory
    Zou, Xingqi
    Jin, Lei
    Yan, Liang
    Zhang, Yu
    Ai, Di
    Zhao, Chenglin
    Xu, Feng
    Li, Chunlong
    Huo, Zongliang
    SOLID-STATE ELECTRONICS, 2019, 153 : 67 - 73
  • [4] Investigation of the Impact of Grain Boundary on Threshold Voltage of 3-D MLC NAND Flash Memory
    Lun, Zhiyuan
    Shen, Lei
    Cong, Yingying
    Du, Gang
    Liu, Xiaoyan
    Wang, Yi
    2015 SILICON NANOELECTRONICS WORKSHOP (SNW), 2015,
  • [5] Increased memory performance of a Pi (Φ) gate structure in a 3-D stackable vertical gate NAND flash memory
    Seonjun Choi
    Jeongsu Lee
    Seung-Beck Lee
    Journal of the Korean Physical Society, 2013, 63 : 257 - 262
  • [6] Simulation of Grain-Boundary Traps Effect for 3D Vertical Gate NAND Flash Memory Cell : From Structure Geometry to Trap Description
    Wang, Pei-Yu
    Tsui, Bing-Yue
    2014 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2014,
  • [7] Increased memory performance of a Pi (I¦) gate structure in a 3-D stackable vertical gate NAND flash memory
    Choi, Seonjun
    Lee, Jeongsu
    Lee, Seung-Beck
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2013, 63 (02) : 257 - 262
  • [8] Prediction of Random Grain Boundary Variation Effect of 3-D NAND Flash Memory Using a Machine Learning Approach
    Lee, Jang Kyu
    Ko, Kyul
    Shin, Hyungcheol
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (01) : 447 - 449
  • [9] 3-D Vertical FG nand Flash Memory With a Novel Electrical S/D Technique Using the Extended Sidewall Control Gate
    Seo, Moon-Sik
    Park, Sung-Kye
    Endoh, Tetsuo
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (09) : 2966 - 2973
  • [10] Predictive Modeling of Channel Potential in 3-D NAND Flash Memory
    Kim, Yoon
    Kang, Myounggon
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (11) : 3901 - 3904