Modeling the Impact of Random Grain Boundary Traps on the Electrical Behavior of Vertical Gate 3-D NAND Flash Memory Devices

被引:41
|
作者
Hsiao, Yi-Hsuan [1 ,2 ]
Lue, Hang-Ting [1 ]
Chen, Wei-Chen [1 ]
Chang, Kuo-Pin [1 ]
Shih, Yen-Hao [1 ]
Tsui, Bing-Yue [2 ]
Hsieh, Kuang-Yeu [1 ]
Lu, Chih-Yuan [1 ]
机构
[1] Macronix Int Co Ltd, Hsinchu 300, Taiwan
[2] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
关键词
3-D NAND Flash; grain boundary; grain boundary traps; poly Si thin-film transistor (TFT); vertical gate (VG); SI; TFTS;
D O I
10.1109/TED.2014.2318716
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The 3-D stacking of multiple layers of NAND using thin-film transistor (TFT) devices is widely accepted as the next step in continuing NAND Flash scaling. Low mobility and reliability problems are two well-known concerns regarding TFT devices. However, another important implication of using TFT devices is that the Vt variation induced by randomly distributed grain boundaries degrades the array performance. In this paper, an extensive TCAD simulation was conducted to systematically investigate how grain boundary generated traps affect NAND Flash devices. Minimizing the density of grain boundary traps is crucial for array performance. In addition, optimal gate control ability reduces the impact of grain boundaries. Thus, using double gate architecture in vertical gate 3-D NAND is favorable. Furthermore, when pitch is scaled in the future, device exhibiting smaller channel thickness should be used to increase the gate control.
引用
收藏
页码:2064 / 2070
页数:7
相关论文
共 50 条
  • [21] Modeling of Grain Growth in the Polysilicon Channel Process of a Vertical NAND Flash Memory
    Lee, Jong-Hyuk
    Kong, Young-Min
    Kwon, Yongwoo
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2017, 12 (04) : 321 - 325
  • [22] Self-Heating Effects in 3-D Vertical-NAND (V-NAND) Flash Memory
    Yun, Gyeong-Jun
    Yun, Dae-Hwan
    Park, Jun-Young
    Kim, Seong-Yeon
    Choi, Yang-Kyu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (12) : 5505 - 5510
  • [23] Single Event Effects in 3-D NAND Flash Memory Cells With Replacement Gate Technology
    Bagatin, Marta
    Gerardin, Simone
    Paccagnella, Alessandro
    Costantino, Alessandra
    Ferlet-Cavrois, Veronique
    Pesce, Anastasia
    Beltrami, Silvia
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2023, 70 (04) : 308 - 313
  • [24] Total Ionizing Dose Effects in 3-D NAND Replacement Gate Flash Memory Cells
    Bagatin, Marta
    Gerardin, Simone
    Paccagnella, Alessandro
    Beltrami, Silvia
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2024, 71 (04) : 412 - 417
  • [25] Vertical 3D NAND Flash Memory Technology
    Nitayama, Akihiro
    Aochi, Hideaki
    ULSI PROCESS INTEGRATION 7, 2011, 41 (07): : 15 - 25
  • [26] Enhancement of the Electrical Characteristics for 3D NAND Flash Memory Devices Due to a Modified Cell Structure in the Gate Region
    Lee, Yeon Gyu
    Jung, Hyun Soo
    Kim, Tae Whan
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2019, 19 (10) : 6148 - 6151
  • [27] Modeling the Variability Caused by Random Grain Boundary and Trap-location Induced Asymmetrical Read Behavior for a Tight-pitch Vertical Gate 3D NAND Flash Memory Using Double-Gate Thin-Film Transistor (TFT) Device
    Hsiao, Yi-Hsuan
    Lue, Hang-Ting
    Chen, Wei-Chen
    Chen, Chih-Ping
    Chang, Kuo-Ping
    Shih, Yen-Hao
    Tsui, Bing-Yue
    Lu, Chih-Yuan
    2012 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2012,
  • [28] Characterization of Traps in 3-D stacked NAND Flash Memory Devices with Tube-Type Poly-Si Channel Structure
    Jeong, Min-Kyu
    Joe, Sung-Min
    Jo, Bong-Su
    Kang, Ho-Jung
    Bae, Jong-Ho
    Han, Kyoung-Rok
    Choi, Eunseok
    Cho, Gyuseok
    Park, Sung-Kye
    Park, Byung-Gook
    Lee, Jong-Ho
    2012 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2012,
  • [29] Impact of Self-Heating Effect on the Retention of 3-D NAND Flash Memory
    Wang, Kunliang
    Lun, Zhiyuan
    Chen, Wangyong
    Liu, Xiaoyan
    Du, Gang
    2017 IEEE 24TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2017,
  • [30] Process Variation on Arch-structured Gate Stacked Array 3-D NAND Flash Memory
    Baek, Myung-Hyun
    Kim, Do-Bin
    Kim, Seunghyun
    Lee, Sang-Ho
    Park, Byung-Gook
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (02) : 260 - 264