Process Variation Aware D-Flip-Flop Design using Regression Analysis

被引:0
|
作者
Nishizawa, Shinichi [1 ]
Onodera, Hidetoshi [2 ]
机构
[1] Saitama Univ, Grad Sch Sci & Engn, Sakura Ku, 255 Shimo Ohkubo, Saitama 3388570, Japan
[2] Kyoto Univ, Grad Sch Informat, Sakyo Ku, Yoshida Honmachi, Kyoto 6068501, Japan
关键词
DELAY-AREA DOMAIN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a design methodology for process variation aware D-Flip-Flop (DFF) using regression analysis. We propose to use a regression analysis to model the worst-case delay characteristics of a DFF under process variation. We utilize the regression equations for transistor widths tuning of the DFF to improve its worst-case delay performance. Regression analysis can not only identify the performance-critical transistors inside the DFF, but also shows these impacts on DFF delay performance in quantitative form. Proposed design methodology is verified using Monte-Carlo simulation. The result shows the proposed method achieves to design a DFF which has similar or better delay characteristics in comparison with the DFF designed by an experienced cell designer.
引用
收藏
页码:88 / 93
页数:6
相关论文
共 50 条
  • [1] Design Methodology for Variation Tolerant D-Flip-Flop Using Regression Analysis
    Nishizawa, Shinichi
    Onodera, Hidetoshi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2018, E101A (12): : 2222 - 2230
  • [2] Implementation of Novel GDI D-Flip-Flop for RTL Design
    Jung S.
    Journal of Computing Science and Engineering, 2023, 17 (04) : 161 - 168
  • [3] An efficient implementation of D-Flip-Flop using the GDI technique
    Morgenshtein, A
    Fish, A
    Wagner, IA
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 673 - 676
  • [4] OPTIMUM STATE ASSIGNMENT FOR D-FLIP-FLOP
    NOE, PS
    RHYNE, VT
    IEEE TRANSACTIONS ON COMPUTERS, 1976, 25 (03) : 306 - 311
  • [5] Low Power Design of Various D-Flip-Flop Techniques using CNFET: A Comparative Study
    Sharma, Neha
    Kaundal, Shailza
    PROCEEDINGS OF 2020 IEEE INTERNATIONAL CONFERENCE ON ADVANCES AND DEVELOPMENTS IN ELECTRICAL AND ELECTRONICS ENGINEERING (ICADEE), 2020, : 79 - 83
  • [6] SIGNAL EDGES SET AND CLEAR D-FLIP-FLOP
    KUECHLE, D
    EDN, 1988, 33 (01) : 200 - 200
  • [7] Design and Characterization of Graphene Nano-Ribbon Based D-Flip-Flop
    Kashani, Sayed Ali Seif
    Alidash, Hossein Karimiyan
    Miryala, Sandeep
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2017, 12 (06) : 580 - 591
  • [8] Enzyme-based D-flip-flop memory system
    MacVittie, Kevin
    Halamek, Jan
    Katz, Evgeny
    CHEMICAL COMMUNICATIONS, 2012, 48 (96) : 11742 - 11744
  • [9] Efficient Design Approaches to Model Ternary D-Flip-Flop and Shift Registers in CNT Technology
    Sharma, Trapti
    Sharma, Deepa
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2024, 43 (12) : 7989 - 8008
  • [10] Memristor-Based D-Flip-Flop Design and Application in Built-In Self-Test
    Dai, Guangzhen
    Xie, Wenxin
    Du, Xingyan
    Han, Mingjun
    Ni, Tianming
    Wu, Daohua
    ELECTRONICS, 2023, 12 (14)