ITUS: A Secure RISC-V System-on-Chip

被引:12
|
作者
Kumar, Vinay B. Y. [1 ]
Chattopadhyay, Anupam [1 ]
Haj-Yahya, Jawad [2 ]
Mendelson, Avi [1 ,3 ]
机构
[1] Nanyang Technol Univ, Singapore, Singapore
[2] ASTAR, Singapore, Singapore
[3] Technion Israel Inst Technol, Haifa, Israel
关键词
D O I
10.1109/SOCC46988.2019.1570564307
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The rising tide of attacks, in the recent years, against microprocessors and the system-on-chip (SoC) space as a whole, has led to a growing number of studies into security of SoCs. Security fortification is often incorporated as a follow-up feature to existing systems and many vulnerabilities cannot be patched without significantly degrading performance. A holistic approach to address the security challenge needs to include security-first design principles, security-aware test and verification methodologies, and well-quantified performance trade-off analysis. In this paper, we report the design principles of ITUS1, a secure SoC based on RISC-V architecture. In parallel, a systematic overview of various design and automation efforts towards achieving SoC security is presented.
引用
收藏
页码:418 / 423
页数:6
相关论文
共 50 条
  • [1] Towards Designing a Secure RISC-V System-on-Chip: ITUS
    Vinay B. Y. Kumar
    Suman Deb
    Naina Gupta
    Shivam Bhasin
    Jawad Haj-Yahya
    Anupam Chattopadhyay
    Avi Mendelson
    Journal of Hardware and Systems Security, 2020, 4 (4) : 329 - 342
  • [2] Lightweight Secure-Boot Architecture for RISC-V System-on-Chip
    Haj-Yahya, Jawad
    Wong, Ming Ming
    Pudi, Vikramkumar
    Bhasin, Shivam
    Chattopadhyay, Anupam
    PROCEEDINGS OF THE 2019 20TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2019, : 216 - 223
  • [3] Characterization of a RISC-V System-on-Chip under Neutron Radiation
    Santos, Douglas A.
    Luza, Lucas M.
    Kastriotou, Maria
    Cazzaniga, Carlo
    Zeferino, Cesar A.
    Melo, Douglas R.
    Dilillo, Luigi
    2021 16TH INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS 2021), 2021,
  • [4] Design Exploration of Magnitude Comparators for RISC-V System-on-Chip Architectures
    Underwood, Alex S.
    Stine, James E.
    FIFTY-SEVENTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, IEEECONF, 2023, : 1534 - 1538
  • [5] Reliability analysis of a fault-tolerant RISC-V system-on-chip
    Santos, Douglas Almeida
    Luza, Lucas Matana
    Dilillo, Luigi
    Zeferino, Cesar Albenes
    Melo, Douglas Rossi
    MICROELECTRONICS RELIABILITY, 2021, 125
  • [6] A Flexible Debugger for a RISC-V Based 32-bit System-on-Chip
    Ramirez, Wilmer
    Sarmiento, Marco
    Roa, Elkim
    2020 IEEE 11TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2020,
  • [7] Design and Implementation of RISC-V System-on-Chip for SPWM Generation Based on FPGA
    Yin, Qianxi
    Li, Dejian
    Wu, Zhipeng
    Pun, Sio Hang
    Liu, Yu
    IEICE ELECTRONICS EXPRESS, 2024,
  • [8] Hybrid Hardening Approach for a Fault-Tolerant RISC-V System-On-Chip
    Santos, Douglas A.
    Aviles, Pablo M.
    Mattos, Andre M. P.
    Garcia-Valderas, Mario
    Entrena, Luis
    Lindoso, Almudena
    Dilillo, Luigi
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2024, 71 (08) : 1722 - 1730
  • [9] Enhancing Fault Awareness and Reliability of a Fault-Tolerant RISC-V System-on-Chip
    Santos, Douglas A.
    Mattos, Andre M. P.
    Melo, Douglas R.
    Dilillo, Luigi
    ELECTRONICS, 2023, 12 (12)
  • [10] A RISC-V System-on-Chip with Embedded Adaptive Power-Performance-Fault-Tolerance Hardware
    de Boissac, Capucine Lecat-Mathieu
    Abouzeid, Fady
    Daveau, Jean-Marc
    Bertin, Valerie
    De-Paoli, Serge
    Thomet, Sebastien
    Malherbe, Victor
    Roche, Philippe
    Autran, Jean-Luc
    2022 22ND EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS, RADECS, 2022, : 273 - 276