Design and Implementation of Area and Power Efficient Reconfigurable FIR Filter with Low Complexity Coefficients

被引:0
|
作者
Killadi, Baboji [1 ]
Sriadibhatla, Sridevi [1 ]
机构
[1] Vellore Inst Technol, Sch Elect Engn, Vellore, Tamil Nadu, India
来源
GAZI UNIVERSITY JOURNAL OF SCIENCE | 2019年 / 32卷 / 02期
关键词
BCSE algorithm; Binary complexity; Reconfigurable FIR filter; VHBCSE algorithm;
D O I
暂无
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
This paper presents the design and implementation of area and power efficient reconfigurable finite impulse response (FIR) filter. We present a method for designing a reconfigurable filter with low binary complexity coefficients (LBCC) and thus to optimize the filter while satisfying the design specifications. The total number of non zero binary bits is taken as a measure of the binary complexity (BC) of a coefficient. We propose two implementation architectures namely signed-magnitude architecture (SMA) and signed-decimal architecture (SDA) which are based on 3-bit binary common sub expression elimination (BCSE) algorithm and vertical horizontal BCSE (VHBCSE) algorithm respectively. SMA and SDA reduce the redundant computations of the coefficient multiplications in the filter. The proposed filters are synthesized on tsmc 65nm CMOS technology. The synthesis results show that the proposed filters are area and power efficient when compared with the existing ones.
引用
收藏
页码:494 / 507
页数:14
相关论文
共 50 条
  • [41] Wireless Sensor Network Specific Low Power FIR Filter Design and Implementation on FPGA
    Bhat, Deepshikha
    Kaur, Amanpreet
    Singh, Sunny
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1534 - 1536
  • [42] A low-power digit-based reconfigurable FIR filter
    Chen, Kuan-Hung
    Chiueh, Tzi-Dar
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (08) : 617 - 621
  • [43] Design and Implementation of a Scalable and Efficient FIR Filter Based on FPGA
    Zhang, Duoli
    Wang, Hao
    Song, Yukun
    2015 INTERNATIONAL CONFERENCE ON COMPUTATIONAL SCIENCE AND ENGINEERING APPLICATIONS (CSEA 2015), 2015, : 682 - 688
  • [44] Design and implementation of DA-Based Reconfigurable FIR Digital Filter on FPGA
    Bhagyalakshmi, N.
    Rekha, K. R.
    Nataraj, K. R.
    2015 INTERNATIONAL CONFERENCE ON EMERGING RESEARCH IN ELECTRONICS, COMPUTER SCIENCE AND TECHNOLOGY (ICERECT), 2015, : 214 - 217
  • [45] IMPLEMENTATION OF AREA EFFICIENT MULTIPLIER AND ADDER ARCHITECTURE IN DIGITAL FIR FILTER
    Srividya
    IIOAB JOURNAL, 2016, 7 (02) : 3 - 8
  • [46] A Speed Efficient FIR Filter for Reconfigurable Applications
    Menon, Navya V.
    Agrawal, Sonali
    2017 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (ICCIC), 2017, : 81 - 85
  • [47] Energy Efficient Reconfigurable Fir Filter Architecture
    Quraishi, Mahvish
    Alagdeve, V. D.
    2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 509 - 513
  • [48] FPGA IMPLEMENTATION OF EFFICIENT FIR FILTER WITH QUANTIZED FIXED-POINT COEFFICIENTS
    Bhalke, Santosh
    Manjula, B. M.
    Sharma, Chirag
    2013 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN COMMUNICATION, CONTROL, SIGNAL PROCESSING AND COMPUTING APPLICATIONS (IEEE-C2SPCA-2013), 2013,
  • [49] Area and power efficient FIR filter design in quantum cellular automata using competent adder
    Arunachalam, Kamaraj
    Baskar, Divya Bharathi Jaya
    Ramaraj, Vishnu Chithra
    ENGINEERING RESEARCH EXPRESS, 2024, 6 (04):
  • [50] Low power and low complexity implementation of LPTV interpolation filter
    Sridevi, Sriadibhatla
    Dhuli, Ravindra
    Baboji, K.
    2016 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI), 2016,