Design and Implementation of Area and Power Efficient Reconfigurable FIR Filter with Low Complexity Coefficients

被引:0
|
作者
Killadi, Baboji [1 ]
Sriadibhatla, Sridevi [1 ]
机构
[1] Vellore Inst Technol, Sch Elect Engn, Vellore, Tamil Nadu, India
来源
GAZI UNIVERSITY JOURNAL OF SCIENCE | 2019年 / 32卷 / 02期
关键词
BCSE algorithm; Binary complexity; Reconfigurable FIR filter; VHBCSE algorithm;
D O I
暂无
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
This paper presents the design and implementation of area and power efficient reconfigurable finite impulse response (FIR) filter. We present a method for designing a reconfigurable filter with low binary complexity coefficients (LBCC) and thus to optimize the filter while satisfying the design specifications. The total number of non zero binary bits is taken as a measure of the binary complexity (BC) of a coefficient. We propose two implementation architectures namely signed-magnitude architecture (SMA) and signed-decimal architecture (SDA) which are based on 3-bit binary common sub expression elimination (BCSE) algorithm and vertical horizontal BCSE (VHBCSE) algorithm respectively. SMA and SDA reduce the redundant computations of the coefficient multiplications in the filter. The proposed filters are synthesized on tsmc 65nm CMOS technology. The synthesis results show that the proposed filters are area and power efficient when compared with the existing ones.
引用
收藏
页码:494 / 507
页数:14
相关论文
共 50 条
  • [31] Reconfigurable FIR Filter for Dynamic Variation of Filter Order and Filter Coefficients
    Meher, Pramod Kumar
    Park, Sang Yoon
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2016, 16 (03) : 261 - 273
  • [32] Design and implementation of low complexity circularly symmetric 2D FIR filter architectures
    Venkata Krishna Odugu
    C. Venkata Narasimhulu
    K. Satya Prasad
    Multidimensional Systems and Signal Processing, 2020, 31 : 1385 - 1410
  • [33] Design and implementation of low complexity circularly symmetric 2D FIR filter architectures
    Odugu, Venkata Krishna
    Narasimhulu, C. Venkata
    Prasad, K. Satya
    MULTIDIMENSIONAL SYSTEMS AND SIGNAL PROCESSING, 2020, 31 (04) : 1385 - 1410
  • [34] Design and synthesis of FIR filter banks using area and power efficient Stochastic Computing
    Mahesh, V. V.
    Shahana, T. K.
    PROCEEDINGS OF THE 2020 FOURTH WORLD CONFERENCE ON SMART TRENDS IN SYSTEMS, SECURITY AND SUSTAINABILITY (WORLDS4 2020), 2020, : 662 - 666
  • [35] Design of Area and Power Efficient Digital FIR Filter Using Modified MAC Unit
    Kumar, Nithish, V
    Nalluri, Koteswara Rao
    Lakshminarayanan, G.
    2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2015,
  • [36] Low power FIR filter realization using minimal difference coefficients: Part I - Complexity analysis
    Vinod, A. P.
    Chang, Chip-Hong
    Meher, P. K.
    Singla, Ankita
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1547 - +
  • [37] Low power FIR filter realization with differential coefficients and input
    Chang, TS
    Jen, CW
    PROCEEDINGS OF THE 1998 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, VOLS 1-6, 1998, : 3009 - 3012
  • [38] New Energy Efficient Reconfigurable FIR Filter Architecture and Its VLSI Implementation
    Ali, Naushad
    Garg, Bharat
    VLSI DESIGN AND TEST, 2017, 711 : 519 - 532
  • [39] Implementation of a FIR filter on a partial reconfigurable platform
    Lee, Hanho
    Choi, Chang-Seok
    KNOWLEDGE-BASED INTELLIGENT INFORMATION AND ENGINEERING SYSTEMS, PT 3, PROCEEDINGS, 2006, 4253 : 108 - 115
  • [40] Reducing complexity of FIR filter implementations for low power applications
    DeBrunner, Linda S.
    CONFERENCE RECORD OF THE FORTY-FIRST ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1-5, 2007, : 1407 - 1411