Design and Implementation of Area and Power Efficient Reconfigurable FIR Filter with Low Complexity Coefficients

被引:0
|
作者
Killadi, Baboji [1 ]
Sriadibhatla, Sridevi [1 ]
机构
[1] Vellore Inst Technol, Sch Elect Engn, Vellore, Tamil Nadu, India
来源
GAZI UNIVERSITY JOURNAL OF SCIENCE | 2019年 / 32卷 / 02期
关键词
BCSE algorithm; Binary complexity; Reconfigurable FIR filter; VHBCSE algorithm;
D O I
暂无
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
This paper presents the design and implementation of area and power efficient reconfigurable finite impulse response (FIR) filter. We present a method for designing a reconfigurable filter with low binary complexity coefficients (LBCC) and thus to optimize the filter while satisfying the design specifications. The total number of non zero binary bits is taken as a measure of the binary complexity (BC) of a coefficient. We propose two implementation architectures namely signed-magnitude architecture (SMA) and signed-decimal architecture (SDA) which are based on 3-bit binary common sub expression elimination (BCSE) algorithm and vertical horizontal BCSE (VHBCSE) algorithm respectively. SMA and SDA reduce the redundant computations of the coefficient multiplications in the filter. The proposed filters are synthesized on tsmc 65nm CMOS technology. The synthesis results show that the proposed filters are area and power efficient when compared with the existing ones.
引用
收藏
页码:494 / 507
页数:14
相关论文
共 50 条
  • [21] Low-Power Reconfigurable FIR Filter Design Based on Common Operation Sharing
    Zhang, Ling
    Rao, Chaolin
    Lou, Xin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (08) : 3169 - 3173
  • [22] Design Of High Speed And Low Power New Reconfigurable Fir Filter For DSP Applications
    Sendhilkumar, N. C.
    Logashanmugam, E.
    2013 INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET), 2013, : 181 - 183
  • [23] Low Power and Area Efficient FIR Filter Using Adaptive LMS Algorithm
    Dasharatha, M.
    Naik, B. Rajendra
    Reddy, N. S. S.
    2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 453 - 456
  • [24] FPGA Synthesis of Area Efficient Data Path for Reconfigurable FIR Filter
    Saranya, R.
    Pradeep, C.
    2014 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICCICCT), 2014, : 349 - 353
  • [25] DESIGN AND IMPLEMENTATION OF REDUCED COMPLEXITY FIR FILTER IN COMMUNICATION SYSTEM
    Liu, Yujie
    Pei, Wenjiang
    Chen, Zehan
    2008 INTERNATIONAL CONFERENCE ON NEURAL NETWORKS AND SIGNAL PROCESSING, VOLS 1 AND 2, 2007, : 636 - 639
  • [26] Reconfigurable low power FIR filter based on partitioned multipliers
    Shah, Farhat Abbas
    Jamal, Habibullah
    Khan, Muhammad Akhtar
    2006 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 87 - +
  • [27] Efficient and expandable interpolating FIR filter design and implementation
    Chorevas, A.
    Reisis, D.
    Computers and Computational Engineering in Control, 1999, : 226 - 230
  • [28] Design and implementation of efficient FIR filter based on FPGA
    Jiang, Li-Ping
    Tan, Xue-Qin
    Wang, Jian-Xin
    Nanjing Li Gong Daxue Xuebao/Journal of Nanjing University of Science and Technology, 2007, 31 (01): : 125 - 128
  • [30] Reconfigurable and Low Complexity Variable Digital Filter Design
    Prasad, K. Kowsick
    Annadurai, C.
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,