High-Speed Area-Efficient VLSI Architecture of Three-Operand Binary Adder

被引:17
|
作者
Panda, Amit Kumar [1 ]
Palisetty, Rakesh [2 ]
Ray, Kailash Chandra [3 ]
机构
[1] BITS Pilani Hyderabad, Dept EEE, Hyderabad 500078, India
[2] KL Deemed Be Univ, Dept ECE, Vaddeswaram 522502, India
[3] IIT Patna, Dept Elect Engn, Patna 801106, Bihar, India
关键词
Adders; Computer architecture; Delays; Logic gates; Very large scale integration; Cryptography; Hardware; Three-operand adder; carry save adder (CSA); Han-Carlson adder (HCA); modular arithmetic; MODULAR MULTIPLICATION;
D O I
10.1109/TCSI.2020.3016275
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-operand binary adder is the basic functional unit to perform the modular arithmetic in various cryptography and pseudorandom bit generator (PRBG) algorithms. Carrysave adder (CS3A) is the widely used technique to perform the three-operand addition. However, the ripple-carry stage in the CS3A leads to a high propagation delay of O(n). Moreover, a parallel prefix two-operand adder such as Han-Carlson (HCA) can also be used for three-operand addition that significantly reduces the critical path delay at the cost of additional hardware. Hence, a new high-speed and area-efficient adder architecture is proposed using pre-compute bitwise addition followed by carryprefix computation logic to perform the three-operand binary addition that consumes substantially less area, low power and drastically reduces the adder delay to O(log2 n). The proposed architecture is implemented on the FPGA device for functional validation and also synthesized with the commercially available 32nm CMOS technology library. The post-synthesis results of the proposed adder reported 3.12, 5.31 and 9.28 times faster than the CS3A for 32-, 64- and 128- bit architecture respectively. Moreover, it has a lesser area, lower power dissipation and smaller delay than the HC3A adder. Also, the proposed adder achieves the lowest ADP and PDP than the existing three-operand adder techniques.
引用
收藏
页码:3944 / 3953
页数:10
相关论文
共 50 条
  • [41] Hybrid cascode compensation with feedforward stage for high-speed area-efficient three-stage CMOS amplifiers
    Hamed Aminzadeh
    Ehsan Rakhshanizadeh
    Hamid Emamjomeh
    Analog Integrated Circuits and Signal Processing, 2014, 78 : 253 - 256
  • [42] A high-speed energy-efficient 64-bit reconfigurable binary adder
    Perri, S
    Corsonello, P
    Cocorullo, G
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (05) : 939 - 943
  • [43] Hybrid cascode compensation with feedforward stage for high-speed area-efficient three-stage CMOS amplifiers
    Aminzadeh, Hamed
    Rakhshanizadeh, Ehsan
    Emamjomeh, Hamid
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 78 (01) : 253 - 256
  • [44] High-Speed, Area-Efficient, FPGA-Based Elliptic Curve Cryptographic Processor over NIST Binary Fields
    Hossain, Md Selim
    Saeedi, Ehsan
    Kong, Yinan
    2015 IEEE INTERNATIONAL CONFERENCE ON DATA SCIENCE AND DATA INTENSIVE SYSTEMS, 2015, : 175 - 181
  • [45] A Novel Area-Efficient VLSI Architecture for Recursion Computation in LTE Turbo Decoders
    Ardakani, Arash
    Shabany, Mahdi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (06) : 568 - 572
  • [46] Area-efficient analog VLSI architecture for state-parallel viterbi decoding
    John Hopkins Univ, Baltimore, United States
    Proc IEEE Int Symp Circuits Syst, (II-432 - II-435):
  • [47] Area-efficient VLSI architecture for the traceback Viterbi decoder supporting punctured codes
    Kim, S
    Hwang, SY
    ELECTRONICS LETTERS, 1996, 32 (08) : 733 - 735
  • [48] Area-efficient and reusable VLSI architecture of decision feedback equalizer for QAM modem
    Yu, HS
    Kim, BW
    Cho, YG
    Cho, JD
    Kim, JW
    Lee, JK
    Park, HC
    Lee, KW
    PROCEEDINGS OF THE ASP-DAC 2001: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2001, 2001, : 404 - 407
  • [49] An area-efficient analog VLSI architecture for state-parallel Viterbi decoding
    He, K
    Cauwenberghs, G
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 432 - 435
  • [50] High-linear, energy-efficient and area-efficient switching algorithm for high-speed SAR ADCs
    Sarafi, Sahar
    Bin Aain, Abu Khari
    Abbaszadeh, Javad
    MICROELECTRONICS JOURNAL, 2014, 45 (03) : 288 - 296