High-Speed Area-Efficient VLSI Architecture of Three-Operand Binary Adder

被引:17
|
作者
Panda, Amit Kumar [1 ]
Palisetty, Rakesh [2 ]
Ray, Kailash Chandra [3 ]
机构
[1] BITS Pilani Hyderabad, Dept EEE, Hyderabad 500078, India
[2] KL Deemed Be Univ, Dept ECE, Vaddeswaram 522502, India
[3] IIT Patna, Dept Elect Engn, Patna 801106, Bihar, India
关键词
Adders; Computer architecture; Delays; Logic gates; Very large scale integration; Cryptography; Hardware; Three-operand adder; carry save adder (CSA); Han-Carlson adder (HCA); modular arithmetic; MODULAR MULTIPLICATION;
D O I
10.1109/TCSI.2020.3016275
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-operand binary adder is the basic functional unit to perform the modular arithmetic in various cryptography and pseudorandom bit generator (PRBG) algorithms. Carrysave adder (CS3A) is the widely used technique to perform the three-operand addition. However, the ripple-carry stage in the CS3A leads to a high propagation delay of O(n). Moreover, a parallel prefix two-operand adder such as Han-Carlson (HCA) can also be used for three-operand addition that significantly reduces the critical path delay at the cost of additional hardware. Hence, a new high-speed and area-efficient adder architecture is proposed using pre-compute bitwise addition followed by carryprefix computation logic to perform the three-operand binary addition that consumes substantially less area, low power and drastically reduces the adder delay to O(log2 n). The proposed architecture is implemented on the FPGA device for functional validation and also synthesized with the commercially available 32nm CMOS technology library. The post-synthesis results of the proposed adder reported 3.12, 5.31 and 9.28 times faster than the CS3A for 32-, 64- and 128- bit architecture respectively. Moreover, it has a lesser area, lower power dissipation and smaller delay than the HC3A adder. Also, the proposed adder achieves the lowest ADP and PDP than the existing three-operand adder techniques.
引用
收藏
页码:3944 / 3953
页数:10
相关论文
共 50 条
  • [31] An area-efficient high-speed AES S-Box method
    Hobson, R
    Wakelin, S
    Fifth International Workshop on System-on-Chip for Real-Time Applications, Proceedings, 2005, : 376 - 379
  • [32] Design and DfT of a high-speed area-efficient embedded asynchronous FIFO
    Wielage, Paul
    Marinissen, Erik Jan
    Altheimer, Michel
    Wouters, Clemens
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 853 - +
  • [33] High-speed, area efficient VLSI architecture of Wallace-Tree multiplier for DSP-applications
    Mandloi, Aditya
    Agrawal, Shreshtha
    Sharma, Shrenee
    Shrivastava, Shruti
    2017 IEEE INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATION, INSTRUMENTATION AND CONTROL (ICICIC), 2017,
  • [34] An area-efficient VLSI architecture for decoding of Reed-Solomon codes
    Hsu, JM
    Wang, CL
    1996 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, CONFERENCE PROCEEDINGS, VOLS 1-6, 1996, : 3291 - 3294
  • [35] An Area-Efficient VLSI Architecture for High-Throughput Computation of the 2-D DWT
    Dai, Yuzhou
    Zhang, Wei
    Shi, Lin
    Li, Qitao
    Wu, Zhuolun
    Liu, Yanyan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2025,
  • [36] Area-efficient high-throughput VLSI architecture for map-based turbo equalizer
    Lee, SJ
    Shanbhag, NR
    Singer, AC
    SIPS 2003: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2003, : 87 - 92
  • [37] High-Speed and Area-Efficient LUT-Based BCD Multiplier Design
    Sworna, Zarrin Tasnim
    Ul Haque, Mubin
    Anisuzzaman, D. M.
    2018 4TH IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (IEEE WIECON-ECE 2018), 2018, : 33 - 36
  • [38] Design of high-speed, low-power, and area-efficient FIR filters
    Liacha, Ahmed
    Oudjida, Abdelkrim K.
    Ferguene, Farid
    Bakiri, Mohammed
    Berrandjia, Mohamed L.
    IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (01) : 1 - 11
  • [39] Design of high-speed and area-efficient Montgomery modular multiplier for RSA algorithm
    Mukaida, K
    Takenaka, M
    Torii, N
    Masui, S
    2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, : 320 - 323
  • [40] OPTIMIZING VLSI ARCHITECTURE WITH CARRY LOOK AHEAD TECHNOLOGY BASED HIGH-SPEED INEXACT SPECULATIVE ADDER
    Pragadeswaran, S.
    Vasanthi, M.
    Boopathy, E. Veera
    Suthakaran, S.
    Madhumitha, S.
    Ragupathi, N.
    Nikesh, R.
    Devi, R. Preethika
    ARCHIVES FOR TECHNICAL SCIENCES, 2024, (31): : 220 - 229