A novel all-digital PLL with software adaptive filter

被引:36
|
作者
Xiu, LM [1 ]
Li, W [1 ]
Meiners, J [1 ]
Padakanti, R [1 ]
机构
[1] Texas Instruments Inc, Dallas, TX 75265 USA
关键词
adaptive filter; flying-adder; frequency synthesizer; phase detector; phase-locked loop;
D O I
10.1109/JSSC.2003.822780
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The phase-locked loop (PLL) is one of the key building blocks of modern electronic designs. This paper presents a novel PLL structure that utilizes a "flying-adder" frequency synthesizer as its digital control oscillator (DCO), a soft ware implemented adaptive IIR filter as its loop filter, and a unique counter as its phase detector. This all-digital PLL (ADPLL) achieved the desired functionality with additional advantages including no off-chip R and C components required, dynamic control of the loop gain on the fly, easy implementation on the digital CMOS process. This paper presents detailed descriptions of each component of this ADPLL; it also presents the system modeling in Z-domain, by mapping from S-domain, for dynamic response, stability, and steady-state error study.
引用
收藏
页码:476 / 483
页数:8
相关论文
共 50 条
  • [41] All-Digital Outphasing Modulator for a Software-Defined Transmitter
    Heidari, Mohammad E.
    Lee, Minjae
    Abidi, Asad A.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (04) : 1260 - 1271
  • [42] All-Digital Transmitter With a Mixed-Domain Combination Filter
    Cordeiro, R. F.
    Oliveira, Arnaldo S. R.
    Vieira, J. M. N.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (01) : 4 - 8
  • [43] Embedded software testing technology based on all-digital simulation
    Liu, H. (toby@buaa.edu.cn), 1600, Beijing University of Aeronautics and Astronautics (BUAA) (40):
  • [44] All-digital RF signal generation for software defined radio
    Frappe, Antoine
    Flament, Axel
    Stefanelli, Bruno
    Cathelin, Andreia
    Kaiser, Andreas
    ECCSC 08: 4TH EUROPEAN CONFERENCE ON CIRCUITS AND SYSTEMS FOR COMMUNICATIONS, 2008, : 236 - +
  • [45] A Novel PLL System Based on Adaptive Resonant Filter
    Shi, Lisheng
    Crow, Mariesa L.
    2008 40TH NORTH AMERICAN POWER SYMPOSIUM (NAPS 2008), 2008, : 45 - 52
  • [46] Parameterized All-Digital PLL Architecture and its Compiler to Support Easy Process Migration
    Tzeng, Chao-Wen
    Huang, Shi-Yu
    Chao, Pei-Ying
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (03) : 621 - 630
  • [47] Near-threshold all-digital PLL with dynamic voltage scaling power management
    Chang, C. -W.
    Chang, K. -Y.
    Chu, Y. -H.
    Jou, S. -J.
    ELECTRONICS LETTERS, 2016, 52 (02) : 109 - 110
  • [48] An All-Digital PLL Synthesized from a Digital Standard Cell Library in 65nm CMOS
    Park, Youngmin
    Wentzloff, David D.
    2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [49] THE ALL-DIGITAL DEGREE
    Jost, Daniel
    Clendenin, Heather
    LANDSCAPE ARCHITECTURE MAGAZINE, 2011, 101 (09) : 58 - +
  • [50] A novel DOA estimation method with all-digital interferometer
    Li, DH
    Dang, TX
    Zhao, YJ
    ICEMI 2005: Conference Proceedings of the Seventh International Conference on Electronic Measurement & Instruments, Vol 3, 2005, : 322 - 325