共 50 条
- [21] A Precise ΔΣ-based Digitally Controlled Oscillator (DCO) for All-Digital PLL 2013 21ST IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2013,
- [22] An All-digital PLL for Satellite Based Navigation in 90 nm CMOS 2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 41 - 44
- [23] All-digital PLL array provides reliable distributed clock for SOCs 2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2589 - 2592
- [24] Practical Design Considerations for an All-Digital PLL in a Digital Car Radio Reception SoC 2016 IEEE 36TH CENTRAL AMERICAN AND PANAMA CONVENTION (CONCAPAN XXXVI), 2016,
- [25] An All-Digital PLL with a First Order Noise Shaping Time-to-Digital Converter 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 241 - 244
- [28] A 6-GHZ all all-digital pll for spread spectrum clock generators (SSCG) Su, C.-D., 2012, Chinese Institute of Electrical Engineering (19): : 95 - 103
- [29] A Low-Power All-Digital PLL Architecture Based on Phase Prediction 2012 19th IEEE International Conference on Electronics, Circuits and Systems (ICECS), 2012, : 797 - 800
- [30] A low-jitter all-digital PLL with high-linearity DCO MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2021, 27 (04): : 1347 - 1357