A novel all-digital PLL with software adaptive filter

被引:36
|
作者
Xiu, LM [1 ]
Li, W [1 ]
Meiners, J [1 ]
Padakanti, R [1 ]
机构
[1] Texas Instruments Inc, Dallas, TX 75265 USA
关键词
adaptive filter; flying-adder; frequency synthesizer; phase detector; phase-locked loop;
D O I
10.1109/JSSC.2003.822780
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The phase-locked loop (PLL) is one of the key building blocks of modern electronic designs. This paper presents a novel PLL structure that utilizes a "flying-adder" frequency synthesizer as its digital control oscillator (DCO), a soft ware implemented adaptive IIR filter as its loop filter, and a unique counter as its phase detector. This all-digital PLL (ADPLL) achieved the desired functionality with additional advantages including no off-chip R and C components required, dynamic control of the loop gain on the fly, easy implementation on the digital CMOS process. This paper presents detailed descriptions of each component of this ADPLL; it also presents the system modeling in Z-domain, by mapping from S-domain, for dynamic response, stability, and steady-state error study.
引用
收藏
页码:476 / 483
页数:8
相关论文
共 50 条
  • [21] A Precise ΔΣ-based Digitally Controlled Oscillator (DCO) for All-Digital PLL
    Jafarzade, Samira
    Jannesari, Abumoslem
    2013 21ST IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2013,
  • [22] An All-digital PLL for Satellite Based Navigation in 90 nm CMOS
    Neyer, Andreas
    Wunderlich, Ralf
    Heinen, Stefan
    2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 41 - 44
  • [23] All-digital PLL array provides reliable distributed clock for SOCs
    Javidan, M.
    Zianbetov, E.
    Anceau, F.
    Galayko, D.
    Korniienko, A.
    Colinet, E.
    Scorletti, G.
    Akre, J. M.
    Juillard, J.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2589 - 2592
  • [24] Practical Design Considerations for an All-Digital PLL in a Digital Car Radio Reception SoC
    Sanchez, Alexander Mora
    Moehlmann, Ulrich
    Blinzer, Peter
    Ehlert, Martin
    2016 IEEE 36TH CENTRAL AMERICAN AND PANAMA CONVENTION (CONCAPAN XXXVI), 2016,
  • [25] An All-Digital PLL with a First Order Noise Shaping Time-to-Digital Converter
    Brandonisio, Francesco
    Maloberti, Franco
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 241 - 244
  • [26] A 0.3-1.4 GHz All-Digital Fractional-N PLL With Adaptive Loop Gain Controller
    Kim, Deok-Soo
    Song, Heesoo
    Kim, Taeho
    Kim, Suhwan
    Jeong, Deog-Kyoon
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (11) : 2300 - 2311
  • [27] PLL Based Digital Adaptive Filter for Detecting Interharmonics
    Ozdemir, Ayhan
    Tastan, Andmehmet
    MATHEMATICAL PROBLEMS IN ENGINEERING, 2014, 2014
  • [28] A 6-GHZ all all-digital pll for spread spectrum clock generators (SSCG)
    Su, Cheng-Dow
    Lee, Chieh-Wen
    Lee, Tai-Cheng
    Su, C.-D., 2012, Chinese Institute of Electrical Engineering (19): : 95 - 103
  • [29] A Low-Power All-Digital PLL Architecture Based on Phase Prediction
    Zhuang, Jingcheng
    Staszewski, Robert Bogdan
    2012 19th IEEE International Conference on Electronics, Circuits and Systems (ICECS), 2012, : 797 - 800
  • [30] A low-jitter all-digital PLL with high-linearity DCO
    Lo, Yu-Lung
    Wang, Hsi-Hua
    Li, Yu-Hsin
    Fan, Fang-Yu
    Yu, Chun-Yen
    Liu, Jen-Chieh
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2021, 27 (04): : 1347 - 1357