A novel all-digital PLL with software adaptive filter

被引:36
|
作者
Xiu, LM [1 ]
Li, W [1 ]
Meiners, J [1 ]
Padakanti, R [1 ]
机构
[1] Texas Instruments Inc, Dallas, TX 75265 USA
关键词
adaptive filter; flying-adder; frequency synthesizer; phase detector; phase-locked loop;
D O I
10.1109/JSSC.2003.822780
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The phase-locked loop (PLL) is one of the key building blocks of modern electronic designs. This paper presents a novel PLL structure that utilizes a "flying-adder" frequency synthesizer as its digital control oscillator (DCO), a soft ware implemented adaptive IIR filter as its loop filter, and a unique counter as its phase detector. This all-digital PLL (ADPLL) achieved the desired functionality with additional advantages including no off-chip R and C components required, dynamic control of the loop gain on the fly, easy implementation on the digital CMOS process. This paper presents detailed descriptions of each component of this ADPLL; it also presents the system modeling in Z-domain, by mapping from S-domain, for dynamic response, stability, and steady-state error study.
引用
收藏
页码:476 / 483
页数:8
相关论文
共 50 条
  • [31] An Ultra-Low-Voltage All-Digital PLL for Energy Harvesting Applications
    Silver, Jason
    Sankaragomathi, Kannan
    Otis, Brian
    PROCEEDINGS OF THE 40TH EUROPEAN SOLID-STATE CIRCUIT CONFERENCE (ESSCIRC 2014), 2014, : 91 - 94
  • [32] An efficient all-digital built-in self-test for chargepump PLL
    Han, J
    Song, D
    Kang, S
    PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 80 - 83
  • [33] A low-jitter all-digital PLL with high-linearity DCO
    Yu-Lung Lo
    Hsi-Hua Wang
    Yu-Hsin Li
    Fang-Yu Fan
    Chun-Yen Yu
    Jen-Chieh Liu
    Microsystem Technologies, 2021, 27 : 1347 - 1357
  • [34] A fast-locking PLL with all-digital locked-aid circuit
    Kao, Shao-Ku
    Hsieh, Fu-Jen
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (02) : 245 - 258
  • [35] A Subharmonically Injection-Locked All-Digital PLL Without Main Divider
    Zeng, Kai-Hui
    Kuan, Ting-Kuei
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (11) : 1033 - 1037
  • [36] An Interpolating Digitally Controlled Oscillator for a Wide-Range All-Digital PLL
    Choi, Kwang-Hee
    Shin, Jung-Bum
    Sim, Jae-Yoon
    Park, Hong-June
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (09) : 2055 - 2063
  • [37] A Digital Intensive Fractional-N PLL and All-Digital Self-Calibration Schemes
    Wang, Ping-Ying
    Zhan, Jing-Hong Conan
    Chang, Hsiang-Hui
    Chang, Hsiu-Ming Sherman
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (08) : 2182 - 2192
  • [38] Programmable All-digital Adaptive Deskewing and Phase shifting
    Kaviani, Alireza
    Pi, Tao
    Kelly, Declan
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2008, : 327 - +
  • [39] A 1.35GHz All-Digital Fractional-N PLL with Adaptive Loop Gain Controller and Fractional Divider
    Kim, Deok-Soo
    Song, Heesoo
    Kim, Taeho
    Kim, Suhwan
    Jeong, Deog-Kyoon
    2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 161 - 164
  • [40] Design of the interpolation filter in an all-digital timing recovery scheme
    School of Information Engineering, University of Science and Technology Beijing, Beijing 100083, China
    Beijing Keji Daxue Xuebao, 2008, 5 (576-580):