A novel all-digital PLL with software adaptive filter

被引:36
|
作者
Xiu, LM [1 ]
Li, W [1 ]
Meiners, J [1 ]
Padakanti, R [1 ]
机构
[1] Texas Instruments Inc, Dallas, TX 75265 USA
关键词
adaptive filter; flying-adder; frequency synthesizer; phase detector; phase-locked loop;
D O I
10.1109/JSSC.2003.822780
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The phase-locked loop (PLL) is one of the key building blocks of modern electronic designs. This paper presents a novel PLL structure that utilizes a "flying-adder" frequency synthesizer as its digital control oscillator (DCO), a soft ware implemented adaptive IIR filter as its loop filter, and a unique counter as its phase detector. This all-digital PLL (ADPLL) achieved the desired functionality with additional advantages including no off-chip R and C components required, dynamic control of the loop gain on the fly, easy implementation on the digital CMOS process. This paper presents detailed descriptions of each component of this ADPLL; it also presents the system modeling in Z-domain, by mapping from S-domain, for dynamic response, stability, and steady-state error study.
引用
收藏
页码:476 / 483
页数:8
相关论文
共 50 条
  • [1] An All-Digital Offset PLL Architecture
    Staszewski, Robert Bogdan
    Vemulapalli, Sudheer
    Waheed, Khurram
    2010 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS RFIC SYMPOSIUM, 2010, : 17 - 20
  • [2] An all-digital PLL clock multiplier
    Olsson, T
    Nilsson, P
    2002 IEEE ASIA-PACIFIC CONFERENCE ON ASIC PROCEEDINGS, 2002, : 275 - 278
  • [3] All-digital PLL with ΔΣ DLL embedded TDC
    Han, Y.
    Lin, D.
    Geng, S.
    Xu, N.
    Rhee, W.
    Oh, T-Y
    Wang, Z.
    ELECTRONICS LETTERS, 2013, 49 (02) : 93 - U3
  • [4] All-digital PLL with ultra fast acquisition
    Staszewski, Robert Bogdan
    Shriki, Gabi
    Balsara, Poras T.
    2005 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 289 - 292
  • [5] A DCO Compiler for All-Digital PLL Design
    Chung, Ching-Che
    Chen, Chen-Han
    Lo, Chi-Kuang
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 547 - 550
  • [6] All-digital PLL with extended tracking capabilities
    Lorenzo-Ginori, JV
    Naranjo-Bouzas, JA
    ELECTRONICS LETTERS, 1997, 33 (18) : 1519 - 1521
  • [7] All-digital PLL with ultra fast settling
    Staszewski, Robert Bogdan
    Balsara, Poras T.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (02) : 181 - 185
  • [8] All-digital PLL with extended tracking capabilities
    Universidad Central de Las Villas, Villa Clara, Cuba
    Electron Lett, 18 (1519-1521):
  • [9] All-digital PLL and transmitter for mobile phones
    Staszewski, RB
    Wallberg, JL
    Rezeq, S
    Hung, CM
    Eliezer, OE
    Vemulapalli, SK
    Fernando, C
    Maggio, K
    Staszewski, R
    Barton, N
    Lee, MC
    Cruise, P
    Entezari, M
    Muhammad, K
    Leipold, D
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (12) : 2469 - 2482
  • [10] ALL-DIGITAL SECOND-ORDER PLL
    KIRLIN, RL
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 1974, AE10 (05) : 710 - 712