Silicon debug: Avoid needless respins

被引:2
|
作者
de Boer, W [1 ]
Vermeulen, B [1 ]
机构
[1] Philips Res Labs, NL-5656 AA Eindhoven, Netherlands
关键词
D O I
10.1109/IEMT.2004.1321676
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
For large and complex SoCs, existing techniques such as simulation, formal verification, static timing analysis and signal integrity analysis cannot guarantee silicon to be 100% functionally correct first time. Each remaining design error after first tape-out must be found as quickly as possible. Philips developed a structured approach to debug multiple-clock SoC designs in prototype application boards or on digital IC testers. The approach consists of an on-chip debug infrastructure and supporting debugger software. The debugger software interacts with the on-chip infrastructure to make the chip state observable and controllable. In this paper we describe our silicon debug approach and we include results on the application of our debugging system to two large system chips: the Philips Nexperia(TM) Home Entertainment Engine and the first generation Philips Nexperia(TM) CODEC SoC.
引用
收藏
页码:277 / 281
页数:5
相关论文
共 50 条
  • [1] Silicon debug and diagnosis
    Marinissen, Erik Jan
    Nicolici, Nicola
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2007, 1 (06): : 659 - 660
  • [3] Scan Based Silicon Debug
    Huang, Yu
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2012 (CSTIC 2012), 2012, 44 (01): : 1021 - 1027
  • [4] Silicon debug for timing errors
    Yang, Kai
    Cheng, Kwang-Ting
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (11) : 2084 - 2088
  • [5] A Look at Silicon Debug and Diagnosis
    Ivanov, Andre
    IEEE DESIGN & TEST, 2013, 30 (04) : 4 - 5
  • [6] Compressor design for silicon debug
    Zhang, Jing
    Fritz, Lars Johan
    Liu, Liang
    Larsson, Erik
    2016 21TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2016,
  • [7] Silicon debug and DFT for SOCIP
    Dakwala, Nikhil
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2006, : 327 - 328
  • [8] Visibility enhancement for silicon debug
    Hsu, Yu-Chin
    Tsai, Furshing
    Jong, Wells
    Chang, Ying-Tsai
    43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 13 - 18
  • [9] Adding debug enhancements to assertion checkers for hardware emulation and silicon debug
    Boule, Marc
    Chenard, Jean-Samuel
    Zilic, Zeljko
    PROCEEDINGS 2006 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2007, : 294 - 299
  • [10] Low cost debug architecture using lossy compression for silicon debug
    Anis, Ehab
    Nicolici, Nicola
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 225 - 230