Scan Based Silicon Debug

被引:0
|
作者
Huang, Yu [1 ]
机构
[1] Mentor Graph Corp, Marlborough, MA 01752 USA
关键词
D O I
10.1149/1.3694424
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
Silicon debug is very important to make a VLSI product quickly available to the market and meet time-to-volume requirement. With designs becoming more complicated, the time spent for silicon debug is taking more fraction of the whole design cycle. Many silicon bugs are found at system level or at chip level while applying a functional test sequence. Comparing to scan test failures, debugging the functional failures is more time-consuming. Scan-based diagnosis is more mature in the recent years and already widely used by many semiconductor companies as defect localization and yield ramp up tool. Meanwhile people have already started to adopt the scan-based diagnosis in silicon debug. Nevertheless, since the objective and application are different in manufacturing diagnosis and silicon debug, their application flows could be also different. In this paper, we will discuss the challenge and possible solutions for using scan-based diagnosis flow on silicon debug.
引用
收藏
页码:1021 / 1027
页数:7
相关论文
共 50 条
  • [1] Core-based scan architecture for silicon debug
    Vermeulen, B
    Waayers, T
    Goel, SK
    INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, : 638 - 647
  • [2] Delay fault testing and silicon debug using scan chains
    Datta, R
    Sebastine, A
    Abraham, JA
    ETS 2004: NINTH IEEE EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2004, : 46 - 51
  • [3] Efficient Combination of Trace and Scan Signals for Post Silicon Validation and Debug
    Basu, Kanad
    Mishra, Prabhat
    Patra, Priyadarsan
    2011 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2011,
  • [4] Efficient Selection of Trace and Scan Signals for Post-Silicon Debug
    Rahmani, Kamran
    Proch, Sudhi
    Mishra, Prabhat
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (01) : 313 - 323
  • [5] Scan-Based Speed-Path Debug for a Microprocessor
    Zeng, Jing
    Guo, Ruifeng
    Cheng, Wu-Tung
    Mateja, Michael A.
    Wang, Jing
    IEEE DESIGN & TEST OF COMPUTERS, 2012, 29 (04): : 92 - 99
  • [6] Razor: A tool for post-silicon scan ATPG pattern debug and its application
    Nayak, D
    Venkataraman, S
    Thadikaran, P
    22ND IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2004, : 97 - 102
  • [7] Silicon debug and diagnosis
    Marinissen, Erik Jan
    Nicolici, Nicola
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2007, 1 (06): : 659 - 660
  • [8] Timing Failure Debug using Debug-Friendly Scan Patterns and TRE
    Burmer, Christian
    Guo, Ruifeng
    Cheng, Wu-Tung
    Lin, Xijiang
    Benware, Brady
    ISTFA 2008: CONFERENCE PROCEEDINGS FROM THE 34TH INTERNATIONAL SYMPOSIUM FOR TESTING AND FAILURE ANALYSIS, 2008, : 383 - +
  • [9] Silicon debug for timing errors
    Yang, Kai
    Cheng, Kwang-Ting
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (11) : 2084 - 2088
  • [10] A Look at Silicon Debug and Diagnosis
    Ivanov, Andre
    IEEE DESIGN & TEST, 2013, 30 (04) : 4 - 5