Scan Based Silicon Debug

被引:0
|
作者
Huang, Yu [1 ]
机构
[1] Mentor Graph Corp, Marlborough, MA 01752 USA
关键词
D O I
10.1149/1.3694424
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
Silicon debug is very important to make a VLSI product quickly available to the market and meet time-to-volume requirement. With designs becoming more complicated, the time spent for silicon debug is taking more fraction of the whole design cycle. Many silicon bugs are found at system level or at chip level while applying a functional test sequence. Comparing to scan test failures, debugging the functional failures is more time-consuming. Scan-based diagnosis is more mature in the recent years and already widely used by many semiconductor companies as defect localization and yield ramp up tool. Meanwhile people have already started to adopt the scan-based diagnosis in silicon debug. Nevertheless, since the objective and application are different in manufacturing diagnosis and silicon debug, their application flows could be also different. In this paper, we will discuss the challenge and possible solutions for using scan-based diagnosis flow on silicon debug.
引用
收藏
页码:1021 / 1027
页数:7
相关论文
共 50 条
  • [31] A practical approach to comprehensive system test & debug using boundary scan based test architecture
    Chakraborty, Tapan J.
    Chiang, Chen-Huan
    Van Treuren, Bradford G.
    2007 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2007, : 989 - 998
  • [32] Data Invalidation Analysis for Scan-Based Debug on Multiple-Clock System Chips
    Sandeep Kumar Goel
    Bart Vermeulen
    Journal of Electronic Testing, 2003, 19 : 407 - 416
  • [33] Data invalidation analysis for scan-based debug on multiple-clock system chips
    Goel, SK
    Vermeulen, B
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2003, 19 (04): : 407 - 416
  • [34] How can the results of silicon debug justify the investment in design-for-debug infrastructure?
    Venkataraman, Srikanth
    2007 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2007, : 1026 - 1026
  • [35] Formal-Analysis-Based Trace Computation for Post-Silicon Debug
    Gort, Marcel
    De Paula, Flavio M.
    Kuan, Johnny J. W.
    Aamodt, Tor M.
    Hu, Alan J.
    Wilton, Steven J. E.
    Yang, Jin
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (11) : 1997 - 2010
  • [36] Data invalidation analysis for scan-based debug on multiple-clock system chips
    Goel, SK
    Vermeulen, B
    ETW'02: 7TH IEEE EUROPEAN TEST WORKSHOP, PROCEEDINGS, 2002, : 61 - 66
  • [37] APPLICATION OF SCAN HARDWARE AND SOFTWARE FOR DEBUG AND DIAGNOSTICS IN A WORKSTATION ENVIRONMENT
    DERVISOGLU, BI
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1990, 9 (06) : 612 - 620
  • [38] Scan Chain Encryption for the Test, Diagnosis and Debug of Secure Circuits
    Da Silva, Mathieu
    Flottes, Marie-lise
    Di Natale, Giorgio
    Rouzeyre, Bruno
    Prinetto, Paolo
    Restifo, Marco
    2017 22ND IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2017,
  • [39] SoC and Multi-Core Debug: Are Design for Debug (DFD) features that are put in reuse cores sufficient for Silicon Debug?
    Menon, Sankaran
    2006 IEEE International Test Conference, Vols 1 and 2, 2006, : 1080 - 1081
  • [40] SOC and Multi-Core Debug: Are Design for Debug (DFD) features that are put in reuse cores sufficient for Silicon Debug?
    Genden, Michael
    2006 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2006, : 1084 - 1084