Design Study of the Bump on Flexible Lead by FEA for Wafer Level Packaging

被引:0
|
作者
Eidner, I. [1 ]
Wunderle, B. [2 ]
Pan, K. L. [3 ]
Wolf, M. J. [2 ]
Ehrmann, O. [1 ]
Reichl, H. [1 ]
机构
[1] Tech Univ Berlin, Gustav Meyer Allee 17A,TIB 4-2-1, D-13355 Berlin, Germany
[2] Fraunhofer Inst Reliabil & Microintegrat, D-13355 Berlin, Germany
[3] Guilin Univ Elect Technol, Guilin 541004, Peoples R China
来源
EUROSIME 2009: THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICRO-ELECTRONICS AND MICRO-SYSTEMS | 2009年
关键词
RELIABILITY;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Bump on Flexible Lead (BoFL) is a chip-to-substrate interconnect technology which uses flexible structures to accommodate the CTE mismatch between the chip and PCB substrate and consequently should be reliable without underfill. To achieve a high flexibility, the lead-free bump is located on a flexible lead. The flexible lead consists of a copper redistribution layer (RDL) embedded in a polyimide-bridge which is located over an air gap. Since the stress due to CTE mismatch is then accommodated within the flexible lead, the risk of solder fatigue decreases. The new failure risks are mainly related to fatigue of the copper RDL. Therefore a design study of the flexible lead by finite element analysis (FEA) was performed. The parameters investigated were the polyimide thickness, the thickness of the copper RDL and the shape of the copper RDL. The results obtained from the simulation study are useful to form design guidelines for enhanced board level reliability of the BoFL-WLP.
引用
收藏
页码:348 / +
页数:3
相关论文
共 50 条
  • [1] Bump wafer level packaging A new packaging platform (not only) for memory products
    Hedler, H
    Meyer, T
    Leiberg, W
    Irsigler, R
    2003 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, 2003, 5288 : 681 - 686
  • [2] Wafer level packaging having bump-on-polymer structure
    Reche, JJH
    Kim, DH
    MICROELECTRONICS RELIABILITY, 2003, 43 (06) : 879 - 894
  • [3] 300 mm wafer stepper for bump and wafer level scale packaging (CSP) applications
    Kay, S
    Anberg, D
    PAN PACIFIC MICROELECTRONICS SYMPOSIUM, 2001, PROCEEDINGS, 2001, : 182 - 189
  • [4] Investigation of the Trace Line Failure Mechanism and Design of Flexible Wafer Level Packaging
    Yew, Ming-Chih
    Yuan, Cadmus C. A.
    Wu, Chung-Jung
    Hu, Dyi-Chung
    Yang, Wen-Kun
    Chiang, Kuo-Ning
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2009, 32 (02): : 390 - 398
  • [5] Investigation on Solder Bump Process Polyimide Cracking for wafer level packaging
    Shi, Lei
    Chen, Lin
    Zhang, David Wei
    Liu, Evan
    Huang, Jin-Xin
    2016 17TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2016, : 1140 - 1145
  • [6] Design and Reliability in Wafer Level Packaging
    Fan, Xuejun
    Han, Qiang
    EPTC: 2008 10TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1-3, 2008, : 834 - 841
  • [7] Bump Shape Control on High Speed Copper Pillar Plating Process in Lead-Free Wafer Level Packaging
    Chung, Stream
    Kuo, Emile
    Tseng, Maggie
    IMPACT: 2009 4TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE, 2009, : 381 - 384
  • [8] Fabrication of High Density and High Conplanarity Lead-Free Solder Bump by a Novel Process for Advanced Wafer Level Packaging
    Hsu, Hou-Jun
    Huang, Jung-Tang
    Lee, Kuo-Yu
    Wu, Rung-Gen
    Chao, Pen-Shan
    Lin, Jean
    2008 EMAP CONFERENCE PROCEEDINGS, 2008, : 224 - 227
  • [9] 1X broadband wafer stepper for bump and wafer level chip scale packaging (CSP) applications
    Anberg, D
    Eguchi, M
    Momobayashi, T
    Wakabayashi, T
    Miyamoto, T
    FIFTH ANNUAL PAN PACIFIC MICROELECTRONICS SYMPOSIUM, PROCEEDINGS, 2000, : 47 - 62
  • [10] ELECTRICAL RELIABILITY OF Cu/Sn MICRO-BUMP IN WAFER LEVEL PACKAGING FOR BioMEMS DEVICES
    Jeong, Myeong-Hyeok
    Kim, Jae-Won
    Kwak, Byung-Hyun
    Park, Young-Bae
    Kim, Byoung-Joon
    Joo, Young-Chang
    BIODEVICES 2011, 2011, : 311 - +