Low Energy Metric Content Addressable Memory (CAM) with Multi Voltage Matchline Segments

被引:2
|
作者
Zackriya, Mohammed, V [1 ]
Kittur, Harish M. [1 ]
机构
[1] VIT Univ, Sch Elect Engn, Vellore 632014, Tamil Nadu, India
关键词
Content addressable memory (CAM); matchline; multi voltage; low power; POWER; DESIGN;
D O I
10.1142/S021812661650002X
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Content addressable memory (CAM) is a hardware implementation of lookup table which performs high speed search operation within a single clock cycle. Search data is compared in parallel with all the stored data and this increases switching activities as well as charging and discharging of capacitive matchlines (MLs). Here, we divide a wordline and ML into segments. For the first reported time the ML segments are precharged to different voltage levels to achieve improved energy metric. One of the segments associated with sub-ML is precharged with a low level of voltage source to reduce the power associated with ML activities. The main ML will discharge only when all the three segments match. Voltage scaling is done carefully in MLs where the switching activity is high to reduce the power consumption without degrading the search speed. A 256 x 144 bit CAM is implemented with novel CAM cells in 45-nm technology node and the post-layout simulation is performed. The averaged energy metric is 0.12 fJ/search/bit for 625 Monte Carlo (MC) simulations with process variations.
引用
收藏
页数:10
相关论文
共 50 条
  • [31] Chaotic dynamics for multi-value content addressable memory
    Zhao, Liang
    Caceres, Juan C. G.
    Damiance, Antonio P. G., Jr.
    Szu, Harold
    NEUROCOMPUTING, 2006, 69 (13-15) : 1628 - 1636
  • [32] Low discharge precharge free matchline structure for energy-efficient search using CAM
    Mahendra, Telajala Venkata
    Hussain, Sheikh Wasmir
    Mishra, Sandeep
    Dandapat, Anup
    INTEGRATION-THE VLSI JOURNAL, 2019, 69 : 31 - 39
  • [33] First Demonstration of an Optical Content Addressable Memory (CAM) Cell at 10 Gb/s
    Pitris, S.
    Vagionas, C.
    Maniotis, P.
    Kanellos, G. T.
    Pleros, N.
    2016 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXHIBITION (OFC), 2016,
  • [34] Design and Comparative Evaluation of a PCM-Based CAM (Content Addressable Memory) Cell
    Junsangsri, Pilin
    Han, Jie
    Lombardi, Fabrizio
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2017, 16 (02) : 359 - 363
  • [35] 20 GHz Silicon Integrated Optical Ternary Content Addressable Memory (CAM) Cell
    Giamougiannis, George
    Pappas, Christos
    Moschos, Theodoros
    Tsakyridis, Apostolos
    Moralis-Pegios, Miltiadis
    Vagionas, Christos
    London, Yanir
    Van Vaerenbergh, Thomas
    Tossoun, Bassem
    Pleros, Nikos
    2024 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXHIBITION, OFC, 2024,
  • [36] DASH-CAM: Dynamic Approximate SearcH Content Addressable Memory for genome classification
    Jahshan, Zuher
    Merlin, Itay
    Garzon, Esteban
    Yavits, Leonid
    56TH IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, MICRO 2023, 2023, : 1453 - 1465
  • [37] A low-power adiabatic Content-Addressable Memory
    Zhang, Sheng
    Hu, Jianping
    Zhou, Dong
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 1031 - 1034
  • [38] A Low Power Content Addressable Memory Using Low Swing Search Lines
    Yang, Byung-Do
    Lee, Yong-Kyu
    Sung, Si-Woo
    Min, Jae-Joong
    Oh, Jae-Mun
    Kang, Hyeong-Ju
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (12) : 2849 - 2858
  • [39] Technology mapping for Field Programmable Gate Arrays using Content-Addressable Memory (CAM)
    Lucas, Joshua M.
    Hoare, Raymond
    Kourtev, Ivan S.
    Jones, Alex K.
    MICROPROCESSORS AND MICROSYSTEMS, 2006, 30 (07) : 445 - 456
  • [40] Zi-CAM: A Power and Resource Efficient Binary Content-Addressable Memory on FPGAs
    Irfan, Muhammad
    Ullah, Zahid
    Cheung, Ray C. C.
    ELECTRONICS, 2019, 8 (05):