Low Energy Metric Content Addressable Memory (CAM) with Multi Voltage Matchline Segments

被引:2
|
作者
Zackriya, Mohammed, V [1 ]
Kittur, Harish M. [1 ]
机构
[1] VIT Univ, Sch Elect Engn, Vellore 632014, Tamil Nadu, India
关键词
Content addressable memory (CAM); matchline; multi voltage; low power; POWER; DESIGN;
D O I
10.1142/S021812661650002X
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Content addressable memory (CAM) is a hardware implementation of lookup table which performs high speed search operation within a single clock cycle. Search data is compared in parallel with all the stored data and this increases switching activities as well as charging and discharging of capacitive matchlines (MLs). Here, we divide a wordline and ML into segments. For the first reported time the ML segments are precharged to different voltage levels to achieve improved energy metric. One of the segments associated with sub-ML is precharged with a low level of voltage source to reduce the power associated with ML activities. The main ML will discharge only when all the three segments match. Voltage scaling is done carefully in MLs where the switching activity is high to reduce the power consumption without degrading the search speed. A 256 x 144 bit CAM is implemented with novel CAM cells in 45-nm technology node and the post-layout simulation is performed. The averaged energy metric is 0.12 fJ/search/bit for 625 Monte Carlo (MC) simulations with process variations.
引用
收藏
页数:10
相关论文
共 50 条
  • [21] A Low-Power Content-Addressable Memory (CAM) using Pipe lined Search Scheme
    Song, Yibo
    Yao, Zheng
    Xiong, Xingguo
    TECHNOLOGICAL DEVELOPMENTS IN NETWORKING, EDUCATION AND AUTOMATION, 2010, : 405 - 410
  • [22] A low-power content-addressable memory (CAM) using pipelined hierarchical search scheme
    Pagiamtzis, K
    Sheikholeslami, A
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (09) : 1512 - 1519
  • [23] A Content Addressable Memory with Multi-Vdd Scheme for Low Power Tunable Operation
    Joshi, Siddhartha
    Li, Dawei
    Ogrenci-Memik, Seda
    Deptuch, Grzegorz
    Hoff, James
    Jindariani, Sergo
    Liu, Tiehui
    Olsen, Jamieson
    Nhan Tran
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 401 - 404
  • [24] Dynamic mixed serial-parallel content addressable memory (DMSP CAM)
    Kang, Mingu
    Kim, Jisu
    Yang, Young Hwi
    Jung, Seong-Ook
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2013, 41 (07) : 721 - 731
  • [25] Optimized Large-Capacity Content Addressable Memory (CAM) for Mobile Devices
    Mohammad, Khader
    Tumar, Iyad
    MOBILE DEVICES AND MULTIMEDIA: ENABLING TECHNOLOGIES, ALGORITHMS, AND APPLICATIONS 2015, 2015, 9411
  • [26] OE-CAM: A Hybrid Opto-Electronic Content Addressable Memory
    Alkabani, Yousra
    Miscuglio, Mario
    Sorger, Volker J.
    El-Ghazawi, Tarek
    IEEE PHOTONICS JOURNAL, 2020, 12 (02):
  • [27] CAM/TCAM - NML: (Ternary) Content Addressable Memory implemented with Nanomagnetic Logic
    Fonseca, Amanda F.
    Willian, Douglas L.
    Soares, Thiago R. B. S.
    Melo, Luiz G. C.
    Vilela Neto, Omar P.
    2017 30TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2017): CHOP ON SANDS, 2017, : 174 - 179
  • [28] Optical Content Addressable Memory Matchline for 2-bit Address Look-Up at 10 Gb/s
    Mourgias-Alexandris, G.
    Vagionas, C.
    Tsakyridis, A.
    Maniotis, P.
    Pleros, N.
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2018, 30 (09) : 809 - 812
  • [29] Low Power Spintronic Ternary Content Addressable Memory
    Gnawali, Krishna Prasad
    Mozaffari, Seyed Nima
    Tragoudas, Spyros
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2018, 17 (06) : 1206 - 1216
  • [30] DT2CAM: A Decision Tree to Content Addressable Memory Framework
    Rakka, Mariam
    Fouda, Mohammed E.
    Kanj, Rouwaida
    Kurdahi, Fadi
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2023, 11 (03) : 805 - 810