Reliability Evaluation of Turbo Decoders Implemented on SRAM-FPGAs

被引:6
|
作者
Gao, Zhen [1 ]
Zhang, Lingling [1 ]
Han, Ruishi [1 ]
Reviriego, Pedro [2 ]
Li, Zhiqiang [3 ]
机构
[1] Tianjin Univ, Sch Elect & Informat Engn, Tianjin, Peoples R China
[2] Univ Carlos III Madrid, Dept Ingn Telemat, Madrid, Spain
[3] Luoyang Newvid Technol Co Ltd, Luoyang, Peoples R China
基金
中国国家自然科学基金; 中国博士后科学基金;
关键词
Turbo decoder; Single Event Upsets (SEU); reliability; FPGA; user memory; configuration memory; SYSTEMS;
D O I
10.1109/vts48691.2020.9107638
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Turbo codes are widely used in satellite communications. When a Turbo decoder is implemented on a Field Programmable Gate Array (FPGA) in a space platform, it will suffer Single Event Upsets (SEUs) that can cause failures and disrupt communications. In this paper, the reliability of Turbo decoders implemented on FPGAs is evaluated. The Turbo decoder with Log-MAP algorithm is implemented on an SRAM-FPGA. Then, fault injection experiments are conducted to simulate the effects of SEU on the user memory and on the configuration memory of the Turbo decoder. Experimental results show that, for user memory, the SEU tolerance rate is over 95%, and the effect of SEU is related to the iteration period, bit position and Signal to Noise Ratio (SNR). In particular, SEUs on the control/address registers and on the interleaving table have a larger impact than on other registers or memories. For the configuration memory, the SEU tolerance rate is higher than 86%, and decreases as SNR increases. In general, the Turbo decoder exhibits a high reliability against SEUs, and the user memory is more reliable than the configuration memory.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] Library Characterization of Arithmetic Circuits for Reliability-Aware Designs in SRAM-Based FPGAs
    Gokalan, Akin
    Tosun, Suleyman
    Dal, Deniz
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2020, 36 (06): : 743 - 756
  • [42] Library Characterization of Arithmetic Circuits for Reliability-Aware Designs in SRAM-Based FPGAs
    Akin Gokalan
    Suleyman Tosun
    Deniz Dal
    Journal of Electronic Testing, 2020, 36 : 743 - 756
  • [43] An Automated Fault Injection for Evaluation of LUTs Robustness in SRAM-Based FPGAs
    Souari, Anis
    Thibeault, Claude
    Blaquiere, Yves
    Velazco, Raoul
    PROCEEDINGS OF 2015 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS), 2015,
  • [44] A software solution to estimate the SEU-induced soft error rate for systems implemented on SRAM-based FPGAs
    王忠明
    姚志斌
    郭红霞
    吕敏
    半导体学报, 2011, (05) : 117 - 123
  • [45] A software solution to estimate the SEU-induced soft error rate for systems implemented on SRAM-based FPGAs
    Wang Zhongming
    Yao Zhibin
    Guo Hongxia
    Lu Min
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (05)
  • [46] Layout-Aware Multi-Cell Upsets Effects Analysis on TMR Circuits Implemented on SRAM-Based FPGAs
    Sterpone, Luca
    Violante, Massimo
    Panariti, Alessandro
    Bocquillon, A.
    Miller, Florent
    Buard, Nadine
    Manuzzato, Andrea
    Gerardin, Simone
    Paccagnella, Alessandro
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2011, 58 (05) : 2325 - 2332
  • [47] DVFS-Based Scrubbing Scheduling for Reliability Maximization on Parallel Tasks in SRAM-based FPGAs
    Li, Rui
    Yu, Heng
    Jiang, Weixiong
    Ha, Yajun
    PROCEEDINGS OF THE 2020 57TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2020,
  • [48] Combining Results of Accelerated Radiation Tests and Fault Injections to Predict the Error Rate of an Application Implemented in SRAM-Based FPGAs
    Velazco, Raoul
    Foucard, Gilles
    Peronnard, Paul
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2010, 57 (06) : 3500 - 3505
  • [49] Systematic Reliability Evaluation of FPGA Implemented CNN Accelerators
    Gao, Zhen
    Gao, Shihui
    Yao, Yi
    Liu, Qiang
    Zeng, Shulin
    Ge, Guangjun
    Wang, Yu
    Ullah, Anees
    Reviriego, Pedro
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2023, 23 (01) : 116 - 126
  • [50] A Case Study of Evaluation Technique for Soft Error Tolerance on SRAM-based FPGAs
    Kimura, Tsuyoshi
    Kai, Noritaka
    Amagasaki, Motoki
    Kuga, Morihiro
    Sueyoshi, Toshinori
    TENCON 2010: 2010 IEEE REGION 10 CONFERENCE, 2010, : 323 - 328