Generation of a Clocking Signal in Synchronized All-Digital PLL Networks

被引:9
|
作者
Koskin, Eugene [1 ]
Galayko, Dimitri [2 ]
Feely, Orla [1 ]
Blokhina, Elena [1 ]
机构
[1] Univ Coll Dublin, Sch Elect & Elect Engn, Dublin 4, Ireland
[2] Sorbonne Univ, Lab LIP6, F-75252 Paris, France
关键词
Microprocessor chips; local oscillators; timing jitter; network topology; PULSE-COUPLED OSCILLATORS;
D O I
10.1109/TCSII.2018.2798409
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this brief, we propose a discrete-time framework for the modeling and studying of all-digital phase-locked loop (ADPLL) networks with applications in clock-generating systems. The framework is based on a set of nonlinear stochastic iterating maps and allows us to study a distributed ADPLL network of arbitrary topology. We determine the optimal set of control parameters for the reliable synchronous clocking regime, taking into account the intrinsic noise from both local and reference oscillators. The simulation results demonstrate very good agreement with experimental measurements of a 65-nm CMOS ADPLL network. This brief shows that an ADPLL network can be synchronized both in frequency and phase. We show that for a large Cartesian network the average network jitter increases insignificantly with the size of the system.
引用
收藏
页码:809 / 813
页数:5
相关论文
共 50 条
  • [41] An investigation of digital signal processing for shaped pulses for all-digital PET
    Xie, Qingguo
    Zhu, Jun
    Wang, Xi
    Zhang, Bo
    Zhu, Caigang
    Guo, Ning
    Zhang, Zhi
    Chen, Chin-Tu
    Wah, Yau W.
    Bogdan, Mircea
    Kao, Chien-Min
    MEDICAL IMAGING 2008: PHYSICS OF MEDICAL IMAGING, PTS 1-3, 2008, 6913
  • [42] A 12-GHz Calibration-Free All-Digital PLL for FMCW Signal Generation With 78 MHz/μs Chirp Slope and High Chirp Linearity
    Shen, Zhengkun
    Jiang, Haoyun
    Li, Heyi
    Zhang, Zherui
    Yang, Fan
    Liu, Junhua
    Liao, Huailin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (12) : 4445 - 4456
  • [43] An all-digital approach for versatile hybrid entanglement generation
    Nape, Isaac
    de Oliveira, Andre G.
    Slabbert, Donovan
    Bornman, Nicholas
    Francis, Jason
    Ribeiro, Paulo H. Souto
    Forbes, Andrew
    JOURNAL OF OPTICS, 2022, 24 (05)
  • [44] An All-digital, Cyclic and Synthesizable TDC in the ADPLL-based Clocking Digital Systems for Multidomain Power Management
    Chen, Shao-Hua
    Lin, Ming-Bo
    Advance Materials Development and Applied Mechanics, 2014, 597 : 515 - 518
  • [45] The Design of All-Digital Polar Transmitter Based on ADPLL and Phase Synchronized ΔΣ Modulator
    Chen, Jian
    Rong, Liang
    Jonsson, Fredrik
    Yang, Geng
    Zheng, Li-Rong
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (05) : 1154 - 1164
  • [46] All-Digital Adaptive Clocking to Tolerate Transient Supply Noise in a Low-Voltage Operation
    Chae, Kwanyeob
    Mukhopadhyay, Saibal
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (12) : 893 - 897
  • [47] All-digital signal processing technology in the fiber optic gyroscope
    Sun, Shenghe
    Zhang, Zhaoli
    Fu, Ping
    Yi Qi Yi Biao Xue Bao/Chinese Journal of Scientific Instrument, 2000, 21 (06): : 601 - 603
  • [48] Parameterized All-Digital PLL Architecture and its Compiler to Support Easy Process Migration
    Tzeng, Chao-Wen
    Huang, Shi-Yu
    Chao, Pei-Ying
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (03) : 621 - 630
  • [49] Signal Conditioning for Polar All-Digital OFDM Wireless Transmitters
    Veetil, Suhas Illath
    Helaoui, Mohamed
    2014 IEEE DALLAS CIRCUITS AND SYSTEMS CONFERENCE (IEEE DCAS 2014), 2014,
  • [50] Near-threshold all-digital PLL with dynamic voltage scaling power management
    Chang, C. -W.
    Chang, K. -Y.
    Chu, Y. -H.
    Jou, S. -J.
    ELECTRONICS LETTERS, 2016, 52 (02) : 109 - 110