Generation of a Clocking Signal in Synchronized All-Digital PLL Networks

被引:9
|
作者
Koskin, Eugene [1 ]
Galayko, Dimitri [2 ]
Feely, Orla [1 ]
Blokhina, Elena [1 ]
机构
[1] Univ Coll Dublin, Sch Elect & Elect Engn, Dublin 4, Ireland
[2] Sorbonne Univ, Lab LIP6, F-75252 Paris, France
关键词
Microprocessor chips; local oscillators; timing jitter; network topology; PULSE-COUPLED OSCILLATORS;
D O I
10.1109/TCSII.2018.2798409
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this brief, we propose a discrete-time framework for the modeling and studying of all-digital phase-locked loop (ADPLL) networks with applications in clock-generating systems. The framework is based on a set of nonlinear stochastic iterating maps and allows us to study a distributed ADPLL network of arbitrary topology. We determine the optimal set of control parameters for the reliable synchronous clocking regime, taking into account the intrinsic noise from both local and reference oscillators. The simulation results demonstrate very good agreement with experimental measurements of a 65-nm CMOS ADPLL network. This brief shows that an ADPLL network can be synchronized both in frequency and phase. We show that for a large Cartesian network the average network jitter increases insignificantly with the size of the system.
引用
收藏
页码:809 / 813
页数:5
相关论文
共 50 条
  • [21] Discrete-Time Modelling and Experimental Validation of an All-Digital PLL for Clock-Generating Networks
    Koskin, Eugene
    23RD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS CIRCUITS AND SYSTEMS (ICECS 2016), 2016, : 434 - 435
  • [22] Discrete-Time Modelling and Experimental Validation of an All-Digital PLL for Clock-Generating Networks
    Koskin, Eugene
    Blokhina, Elena
    Shan, Chuan
    Zianbetov, Eldar
    Feely, Orla
    Galayko, Dimitri
    2016 14TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2016,
  • [23] Fast frequency acquisition all-digital PLL using PVT calibration
    Jeon, Hae-Soo
    You, Duk-Hyun
    Park, In-Cheol
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2625 - 2628
  • [24] A 12 GHz All-Digital PLL with linearized chirps for FMCW Radar
    Markus, Kempf
    Juergen, Roeber
    Frank, Ohnhaeuser
    Robert, Weigel
    2019 26TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2019, : 482 - 485
  • [25] A FM-Radio Transmitter Concept based on an All-digital PLL
    Neyer, Andreas
    Thiel, Bjoern Thorsten
    Heinen, Stefan
    PRIME: PROCEEDINGS OF THE CONFERENCE 2009 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2009, : 192 - +
  • [26] A Precise ΔΣ-based Digitally Controlled Oscillator (DCO) for All-Digital PLL
    Jafarzade, Samira
    Jannesari, Abumoslem
    2013 21ST IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2013,
  • [27] An All-digital PLL for Satellite Based Navigation in 90 nm CMOS
    Neyer, Andreas
    Wunderlich, Ralf
    Heinen, Stefan
    2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 41 - 44
  • [28] All-digital PLL array provides reliable distributed clock for SOCs
    Javidan, M.
    Zianbetov, E.
    Anceau, F.
    Galayko, D.
    Korniienko, A.
    Colinet, E.
    Scorletti, G.
    Akre, J. M.
    Juillard, J.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2589 - 2592
  • [29] Practical Design Considerations for an All-Digital PLL in a Digital Car Radio Reception SoC
    Sanchez, Alexander Mora
    Moehlmann, Ulrich
    Blinzer, Peter
    Ehlert, Martin
    2016 IEEE 36TH CENTRAL AMERICAN AND PANAMA CONVENTION (CONCAPAN XXXVI), 2016,
  • [30] An All-Digital PLL with a First Order Noise Shaping Time-to-Digital Converter
    Brandonisio, Francesco
    Maloberti, Franco
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 241 - 244