Generation of a Clocking Signal in Synchronized All-Digital PLL Networks

被引:9
|
作者
Koskin, Eugene [1 ]
Galayko, Dimitri [2 ]
Feely, Orla [1 ]
Blokhina, Elena [1 ]
机构
[1] Univ Coll Dublin, Sch Elect & Elect Engn, Dublin 4, Ireland
[2] Sorbonne Univ, Lab LIP6, F-75252 Paris, France
关键词
Microprocessor chips; local oscillators; timing jitter; network topology; PULSE-COUPLED OSCILLATORS;
D O I
10.1109/TCSII.2018.2798409
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this brief, we propose a discrete-time framework for the modeling and studying of all-digital phase-locked loop (ADPLL) networks with applications in clock-generating systems. The framework is based on a set of nonlinear stochastic iterating maps and allows us to study a distributed ADPLL network of arbitrary topology. We determine the optimal set of control parameters for the reliable synchronous clocking regime, taking into account the intrinsic noise from both local and reference oscillators. The simulation results demonstrate very good agreement with experimental measurements of a 65-nm CMOS ADPLL network. This brief shows that an ADPLL network can be synchronized both in frequency and phase. We show that for a large Cartesian network the average network jitter increases insignificantly with the size of the system.
引用
收藏
页码:809 / 813
页数:5
相关论文
共 50 条
  • [31] A 6-GHZ all all-digital pll for spread spectrum clock generators (SSCG)
    Su, Cheng-Dow
    Lee, Chieh-Wen
    Lee, Tai-Cheng
    Su, C.-D., 2012, Chinese Institute of Electrical Engineering (19): : 95 - 103
  • [32] A Low-Power All-Digital PLL Architecture Based on Phase Prediction
    Zhuang, Jingcheng
    Staszewski, Robert Bogdan
    2012 19th IEEE International Conference on Electronics, Circuits and Systems (ICECS), 2012, : 797 - 800
  • [33] A low-jitter all-digital PLL with high-linearity DCO
    Lo, Yu-Lung
    Wang, Hsi-Hua
    Li, Yu-Hsin
    Fan, Fang-Yu
    Yu, Chun-Yen
    Liu, Jen-Chieh
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2021, 27 (04): : 1347 - 1357
  • [34] A fast-locking PLL with all-digital locked-aid circuit
    Kao, Shao-Ku
    Hsieh, Fu-Jen
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (02) : 245 - 258
  • [35] A low-jitter all-digital PLL with high-linearity DCO
    Yu-Lung Lo
    Hsi-Hua Wang
    Yu-Hsin Li
    Fang-Yu Fan
    Chun-Yen Yu
    Jen-Chieh Liu
    Microsystem Technologies, 2021, 27 : 1347 - 1357
  • [36] A Subharmonically Injection-Locked All-Digital PLL Without Main Divider
    Zeng, Kai-Hui
    Kuan, Ting-Kuei
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (11) : 1033 - 1037
  • [37] An Ultra-Low-Voltage All-Digital PLL for Energy Harvesting Applications
    Silver, Jason
    Sankaragomathi, Kannan
    Otis, Brian
    PROCEEDINGS OF THE 40TH EUROPEAN SOLID-STATE CIRCUIT CONFERENCE (ESSCIRC 2014), 2014, : 91 - 94
  • [38] An efficient all-digital built-in self-test for chargepump PLL
    Han, J
    Song, D
    Kang, S
    PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 80 - 83
  • [39] An Interpolating Digitally Controlled Oscillator for a Wide-Range All-Digital PLL
    Choi, Kwang-Hee
    Shin, Jung-Bum
    Sim, Jae-Yoon
    Park, Hong-June
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (09) : 2055 - 2063
  • [40] A Digital Intensive Fractional-N PLL and All-Digital Self-Calibration Schemes
    Wang, Ping-Ying
    Zhan, Jing-Hong Conan
    Chang, Hsiang-Hui
    Chang, Hsiu-Ming Sherman
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (08) : 2182 - 2192