Yield and speed optimization of a latch-type voltage sense amplifier

被引:306
|
作者
Wicht, B [1 ]
Nirschl, T
Schmitt-Landsiedel, D
机构
[1] Texas Instruments Deutschland GmbH, Mixed Signal Power & Control, D-85350 Freising Weihenstephan, Germany
[2] Tech Univ Munich, D-80333 Munich, Germany
[3] Infineon Technol, D-81609 Munich, Germany
关键词
current sensing; latch delay; latch-type sense amplifier; sense amplifier; SRAM circuits; SRAM yield; yield optimization;
D O I
10.1109/JSSC.2004.829399
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A quantitative yield analysis of a latch-type voltage sense amplifier with a high-impedance differential input stage is presented. It investigates the impact of supply voltage, input dc level, transistor sizing, and temperature on the input offset voltage. The input dc level turns out to be most significant. Also, an analytical expression for the sensing delay is derived which shows low sensitivity on the input dc bias voltage. A figure of merit indicates that an input dc level of 0.7 V-DD is optimal regarding speed and yield. Experimental results in 130-nm CMOS technology confirm that the yield can be significantly improved by lowering the input dc voltage to about 70% of the supply voltage. Thereby, the offset standard deviation decreases from 19 to 8.5 mV without affecting the delay.
引用
收藏
页码:1148 / 1158
页数:11
相关论文
共 50 条
  • [41] Design and Implementation of a Low Supply Voltage Voltage Type Sense Amplifier with Low Current Consumption for RFID Transponder
    Rahman, Labonnah Farzana
    Reaz, Mamun Bin Ibne
    Ali, Mohd Alauddin Mohd
    Marufuzzaman, Mohd
    AUTOMATIKA, 2013, 54 (02) : 210 - 216
  • [42] Up to 45% Faster Supply Boosted Voltage Sense Amplifier (SBVSA) for High-Speed SRAMs
    Sharma, Rachit
    Grover, Anuj
    Shroti, Ajay
    Chatterjee, Shouri
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (11) : 4683 - 4687
  • [43] A latch-based sense amplifier with improved performance for single ended SRAM application
    Rawat, Bhawna
    Mittal, Poornima
    PHYSICA SCRIPTA, 2023, 98 (06)
  • [44] High-speed sense amplifier for SRAM applications
    Hsu, CL
    Ho, MH
    PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 577 - 580
  • [45] Voltage Boosted Schmitt Trigger Sense Amplifier (VBSTSA) With Improved Offset And Reaction Time For High Speed SRAMs
    Saraswat, Gaurav
    Parashar, Anuj
    2023 36TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2023 22ND INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, VLSID, 2023, : 48 - 52
  • [46] 0.23-V Sample-Boost-Latch-Based Offset Tolerant Sense Amplifier
    Patel, Dhruv
    Sachdev, Manoj
    IEEE SOLID-STATE CIRCUITS LETTERS, 2018, 1 (01): : 6 - 9
  • [47] Design and Analysis Latch Sense Amplifier Used in SRAM IC by Using Low Power Techniques
    Yadav, Vishal
    Tiwari, B. B.
    JOURNAL OF ELECTRICAL SYSTEMS, 2024, 20 (09) : 1499 - 1513
  • [49] A Low-Voltage Sense Amplifier for Embedded Flash Memories
    Zhang, Hua
    Lu, Ling
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (03) : 236 - 240
  • [50] High-Speed and Energy-Efficient Sense Amplifier
    Upadhyaya, Yogendra Kumar
    Hasan, Mohd
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 32 (06)