Yield and speed optimization of a latch-type voltage sense amplifier

被引:306
|
作者
Wicht, B [1 ]
Nirschl, T
Schmitt-Landsiedel, D
机构
[1] Texas Instruments Deutschland GmbH, Mixed Signal Power & Control, D-85350 Freising Weihenstephan, Germany
[2] Tech Univ Munich, D-80333 Munich, Germany
[3] Infineon Technol, D-81609 Munich, Germany
关键词
current sensing; latch delay; latch-type sense amplifier; sense amplifier; SRAM circuits; SRAM yield; yield optimization;
D O I
10.1109/JSSC.2004.829399
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A quantitative yield analysis of a latch-type voltage sense amplifier with a high-impedance differential input stage is presented. It investigates the impact of supply voltage, input dc level, transistor sizing, and temperature on the input offset voltage. The input dc level turns out to be most significant. Also, an analytical expression for the sensing delay is derived which shows low sensitivity on the input dc bias voltage. A figure of merit indicates that an input dc level of 0.7 V-DD is optimal regarding speed and yield. Experimental results in 130-nm CMOS technology confirm that the yield can be significantly improved by lowering the input dc voltage to about 70% of the supply voltage. Thereby, the offset standard deviation decreases from 19 to 8.5 mV without affecting the delay.
引用
收藏
页码:1148 / 1158
页数:11
相关论文
共 50 条
  • [31] A Compact Hybrid Current/Voltage Sense Amplifier With Offset Cancellation for High-Speed SRAMs
    Sharifkhani, Mohammad
    Rahiminejad, Ehsan
    Jahinuzzaman, Shah M.
    Sachdev, Manoj
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (05) : 883 - 894
  • [32] Modified Decoupled Sense Amplifier with Improved Sensing Speed for Low-Voltage Differential SRAM
    Dahiya, Ayush
    Mittal, Poornima
    Rohilla, Rajesh
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2023, 28 (06)
  • [33] Latch Offset Cancellation Sense Amplifier for Deep Submicrometer STT-RAM
    Song, Byungkyu
    Na, Taehui
    Kim, Jisu
    Kim, Jung Pill
    Kang, Seung H.
    Jung, Seong-Ook
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (07) : 1776 - 1784
  • [34] A lossless low voltage current sense amplifier
    Yong, Tang
    Yuan, Feng Quan
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, 2006, : 145 - +
  • [35] Design of High Speed Sense Amplifier for SRAM
    Chandankhede, Rakesh Dayaramji
    Acharya, Debiprasad Priyabrata
    Patra, Pradip Kumar
    2014 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2014, : 340 - 343
  • [36] Design of Sense Amplifier in the High Speed SRAM
    Tao, Yong-peng
    Hu, Wei-ping
    2015 INTERNATIONAL CONFERENCE ON CYBER-ENABLED DISTRIBUTED COMPUTING AND KNOWLEDGE DISCOVERY, 2015, : 384 - 387
  • [37] A novel voltage-type sense amplifier for low-power nonvolatile memories
    Ming Li
    JinFeng Kang
    YangYuan Wang
    Science China Information Sciences, 2010, 53 : 1676 - 1681
  • [38] A novel voltage-type sense amplifier for low-power nonvolatile memories
    Li Ming
    Kang JinFeng
    Wang YangYuan
    SCIENCE CHINA-INFORMATION SCIENCES, 2010, 53 (08) : 1676 - 1681
  • [40] An offset compensation technique for latch type sense amplifiers in high-speed low-power SRAMs
    Singh, R
    Bhat, N
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (06) : 652 - 657