Yield and speed optimization of a latch-type voltage sense amplifier

被引:306
|
作者
Wicht, B [1 ]
Nirschl, T
Schmitt-Landsiedel, D
机构
[1] Texas Instruments Deutschland GmbH, Mixed Signal Power & Control, D-85350 Freising Weihenstephan, Germany
[2] Tech Univ Munich, D-80333 Munich, Germany
[3] Infineon Technol, D-81609 Munich, Germany
关键词
current sensing; latch delay; latch-type sense amplifier; sense amplifier; SRAM circuits; SRAM yield; yield optimization;
D O I
10.1109/JSSC.2004.829399
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A quantitative yield analysis of a latch-type voltage sense amplifier with a high-impedance differential input stage is presented. It investigates the impact of supply voltage, input dc level, transistor sizing, and temperature on the input offset voltage. The input dc level turns out to be most significant. Also, an analytical expression for the sensing delay is derived which shows low sensitivity on the input dc bias voltage. A figure of merit indicates that an input dc level of 0.7 V-DD is optimal regarding speed and yield. Experimental results in 130-nm CMOS technology confirm that the yield can be significantly improved by lowering the input dc voltage to about 70% of the supply voltage. Thereby, the offset standard deviation decreases from 19 to 8.5 mV without affecting the delay.
引用
收藏
页码:1148 / 1158
页数:11
相关论文
共 50 条
  • [1] Dynamic Stability Estimation for Latch-Type Voltage Sense Amplifier
    Choi, Woong
    Park, Jongsun
    Kang, Gyuseong
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 218 - 219
  • [2] Criterion to Evaluate Input-Offset Voltage of a Latch-Type Sense Amplifier
    Do, Anh-Tuan
    Kong, Zhi-Hui
    Yeo, Kiat-Seng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (01) : 83 - 92
  • [3] Hybrid Latch-Type Offset Tolerant Sense Amplifier for Low-Voltage SRAMs
    Patel, Dhruv
    Neale, Adam
    Wright, Derek
    Sachdev, Manoj
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (07) : 2519 - 2532
  • [4] A Low-Voltage 13T Latch-Type Sense Amplifier with Regenerative Feedback for Ultra Speed Memory Access
    Tripathi, Venkatesh Mani
    Mishra, Sandeep
    Saikia, Jyotishman
    Dandapat, Anup
    2017 30TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2017 16TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2017), 2017, : 341 - 346
  • [5] Offset voltage estimation model for latch-type sense amplifiers
    Woo, S. -H.
    Kang, H.
    Park, K.
    Jung, S. -O.
    IET CIRCUITS DEVICES & SYSTEMS, 2010, 4 (06) : 503 - 513
  • [6] 28-nm Latch-Type Sense Amplifier Modification for Coupling Suppression
    Zhang, Yiping
    Wang, Ziou
    Zhu, Canyan
    Zhang, Lijun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (05) : 1767 - 1773
  • [7] Comparative Study of Various Latch-Type Sense Amplifiers
    Na, Taehui
    Woo, Seung-Han
    Kim, Jisu
    Jeong, Hanwool
    Jung, Seong-Ook
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (02) : 425 - 429
  • [8] Hybrid offset compensated latch-type sense amplifier for tri-gated FinFET technology
    Limachia, Mitesh
    Vyas, Dixit
    Thakker, Rajesh
    Kothari, Nikhil
    INTEGRATION-THE VLSI JOURNAL, 2018, 62 : 258 - 269
  • [9] A High Speed Low Voltage Latch Type Sense Amplifier for Non-Volatile Memory
    Arora, Disha
    Gundu, Anil K.
    Hashmi, Mohammad S.
    2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,
  • [10] A LOW-POWER SYNCHRONOUS SRAM LATCH-TYPE FAST SENSE CIRCUITS
    SHIBATA, N
    WATANABE, M
    IEICE TRANSACTIONS ON ELECTRONICS, 1995, E78C (07) : 797 - 804