Thin-layer silicon-on-insulator high-voltage PMOS device and application

被引:0
|
作者
Letavic, T [1 ]
Albu, R [1 ]
Dufort, B [1 ]
Petruzzello, J [1 ]
Simpson, M [1 ]
Mukherjee, S [1 ]
Weijland, I [1 ]
van Zwol, H [1 ]
机构
[1] Philips Res USA, Briarcliff Manor, NY 10510 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present a thin-layer silicon-on-insulator (SOI) high-voltage PMOS device structure and measured performance characteristics. The all-implanted device structure supports voltage by multi-dimensional depletion from a combination of implanted surface pn junctions and MOS capacitor structures formed with multi-level dielectric deposition and metallization. A graded-doped body region has been optimized for application voltages from 100-600V, and the structure has been evaluated in applications including high-voltage level shifting, low-dissipation bias networks, and high-voltage high-frequency class AB power output stages. The integrated high-voltage PMOS device structure enables low-power, high voltage, and high-speed complimentary circuit topologies to be realized in a thin-layer SOI process flow, improving circuit efficiency and expanding the application base for thin-layer technology.
引用
收藏
页码:73 / 76
页数:4
相关论文
共 50 条
  • [21] SEPARATION OF DEOXYOLIGONUCLEOTIDES BY COLUMN CHROMATOGRAPHY AND HIGH-VOLTAGE THIN-LAYER ELECTROPHORESIS
    DZIEMBOR, E
    KRAWCZYK, A
    OSTROWSKI, W
    BULLETIN DE L ACADEMIE POLONAISE DES SCIENCES-SERIE DES SCIENCES BIOLOGIQUES, 1969, 17 (04): : 213 - +
  • [22] Analysis and optimisation of lateral thin-film silicon-on-insulator (SOI) PMOS transistor with an NBL layer in the drift region
    Cortes, I.
    Toulon, G.
    Morancho, F.
    Flores, D.
    Hugonnard-Bruyere, E.
    Villard, B.
    SOLID-STATE ELECTRONICS, 2012, 70 : 8 - 13
  • [23] SILICON-ON-INSULATOR AND DEVICE APPLICATIONS
    PARTRIDGE, SL
    GEC JOURNAL OF RESEARCH, 1986, 4 (03): : 165 - 173
  • [24] SILICON-ON-INSULATOR DEVICE STRUCTURES
    TASCH, AF
    LAM, HW
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1980, 27 (11) : 2176 - 2176
  • [25] A High-voltage Silicon-On-Insulator Lateral IGBT with Segmented Trenches for Improved Short circuit Ruggedness
    Sen Zhang
    Ma, Jie
    Luo, Min
    Wang, Xiaona
    He, Nailong
    Song, Hua
    Li, Sheng
    Wei, Jiaxing
    Liu, Siyang
    Zhang, Long
    Sun, Weifeng
    2022 IEEE 34TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2022, : 309 - 312
  • [26] Optimized High-Voltage Analog Switch and Its Control Circuit Based on Silicon-on-Insulator Technology
    Li, Zhuze
    Lai, Xinquan
    Ding, Chentao
    Jin, Dinghai
    Wang, Jiabao
    Liu, Chen
    ELECTRONICS, 2024, 13 (23):
  • [27] Silicon-on-insulator circuits for application at high temperatures
    Nakov, V
    Nuernbergk, D
    Richter, SGM
    Bormann, S
    Schulze, V
    Richter, SB
    Science and Technology of Semiconductor-On-Insulator Structures and Devices Operating in a Harsh Environment, 2005, 185 : 145 - 154
  • [28] Device characteristics of the thin-film silicon-on-insulator power MOSFETs at high temperatures
    Ishibashi, Tsubasa
    Morisawa, Yuka
    Matsumoto, Satoshi
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2014, 53 (06)
  • [29] THRESHOLD VOLTAGE OF THIN-FILM SILICON-ON-INSULATOR (SOI) MOSFETS
    LIM, HK
    FOSSUM, JG
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1983, 30 (10) : 1244 - 1251
  • [30] Analytical model for silicon-on-insulator lateral high-voltage devices using variation of lateral thickness technique
    Yao, Jiafei
    Guo, Yufeng
    Li, Man
    Huang, Xiaofeng
    Lin, Hong
    Ji, Xincun
    Xu, Yue
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2015, 54 (02)