Analysis and optimisation of lateral thin-film silicon-on-insulator (SOI) PMOS transistor with an NBL layer in the drift region

被引:5
|
作者
Cortes, I. [1 ]
Toulon, G. [2 ,3 ]
Morancho, F. [2 ,3 ]
Flores, D. [1 ]
Hugonnard-Bruyere, E. [4 ]
Villard, B. [4 ]
机构
[1] Inst Microelect Barcelona IMB CNM CSIC, Barcelona 08193, Spain
[2] CNRS, LAAS, F-31077 Toulouse, France
[3] Univ Toulouse 1, UPS, INSA, ISAE,LAAS, F-31077 Toulouse, France
[4] ATMEL Rousset, Zone Ind, F-13106 Rousset, France
关键词
Thin-SOI technology; CMOS; LDMOS; RESURF; P-channel; NBL; TCAD; DESIGN;
D O I
10.1016/j.sse.2011.11.012
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper analyses the experimental results of voltage capability (V-BR > 120 V) and output characteristics of a new lateral power P-channel MOS transistors manufactured on a 0.18 mu m SOI CMOS technology by means of TCAD numerical simulations. The proposed LDPMOS structures have an N-type buried layer (NBL) inserted in the P-well drift region with the purpose of increasing the RESURF effectiveness and improving the static characteristics (Ron-sp/V-BR trade-off) and the device switching performance. Some architecture modifications are also proposed in this paper to further improve the performance of fabricated transistors. (C) 2011 Elsevier Ltd. All rights reserved.
引用
收藏
页码:8 / 13
页数:6
相关论文
共 50 条
  • [1] Analysis and optimization of lateral thin-film Silicon-on-insulator (SOI) MOSFET transistors
    Cortes, I.
    Toulon, G.
    Morancho, F.
    Hugonnard-Bruyere, E.
    Villard, B.
    Toren, W. J.
    MICROELECTRONICS RELIABILITY, 2012, 52 (03) : 503 - 508
  • [2] THRESHOLD VOLTAGE OF THIN-FILM SILICON-ON-INSULATOR (SOI) MOSFETS
    LIM, HK
    FOSSUM, JG
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1983, 30 (10) : 1244 - 1251
  • [3] Analytical model of the thin-film silicon-on-insulator tunneling field effect transistor
    Dobrovolsky, V.
    Sizov, F.
    JOURNAL OF APPLIED PHYSICS, 2011, 110 (11)
  • [4] Thin-film metrology of silicon-on-insulator materials
    Zollner, S
    Lee, TC
    Noehring, K
    Konkar, A
    Theodore, ND
    Huang, WM
    Monk, D
    Wetteroth, T
    Wilson, SR
    Hilfiker, JN
    APPLIED PHYSICS LETTERS, 2000, 76 (01) : 46 - 48
  • [5] Thin-Film Transistor Type Flash Memory with Biomineralized Co Nanodots on Silicon-on-Insulator
    Ohara, Kosuke
    Yamashita, Ichiro
    Uraoka, Yukiharu
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2010, 49 (04)
  • [6] A LATERAL COMFET MADE IN THIN SILICON-ON-INSULATOR FILM
    COLINGE, JP
    CHIANG, SY
    IEEE ELECTRON DEVICE LETTERS, 1986, 7 (12) : 697 - 699
  • [7] Improvement in gate oxide integrity on thin-film silicon-on-insulator substrates by lateral gettering
    Hong, SQ
    Wetteroth, T
    Shin, H
    Wilson, SR
    Werho, D
    Lee, TC
    Schroder, DK
    APPLIED PHYSICS LETTERS, 1997, 71 (23) : 3397 - 3399
  • [8] Hydrogenated amorphous silicon thin-film transistor with a thin gate insulator
    Choi, YJ
    Kwak, WK
    Cho, KS
    Kim, SK
    Jang, J
    IEEE ELECTRON DEVICE LETTERS, 2000, 21 (01) : 18 - 20
  • [9] Numerical simulation of silicon-on-insulator thin-film solar cells
    Iwata, Hideyuki, 1600, (JJAP, Minato-ku, Japan):
  • [10] Dynamics of solid thin-film dewetting in the silicon-on-insulator system
    Bussmann, E.
    Cheynis, F.
    Leroy, F.
    Mueller, P.
    Pierre-Louis, O.
    NEW JOURNAL OF PHYSICS, 2011, 13