Thin-layer silicon-on-insulator high-voltage PMOS device and application

被引:0
|
作者
Letavic, T [1 ]
Albu, R [1 ]
Dufort, B [1 ]
Petruzzello, J [1 ]
Simpson, M [1 ]
Mukherjee, S [1 ]
Weijland, I [1 ]
van Zwol, H [1 ]
机构
[1] Philips Res USA, Briarcliff Manor, NY 10510 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present a thin-layer silicon-on-insulator (SOI) high-voltage PMOS device structure and measured performance characteristics. The all-implanted device structure supports voltage by multi-dimensional depletion from a combination of implanted surface pn junctions and MOS capacitor structures formed with multi-level dielectric deposition and metallization. A graded-doped body region has been optimized for application voltages from 100-600V, and the structure has been evaluated in applications including high-voltage level shifting, low-dissipation bias networks, and high-voltage high-frequency class AB power output stages. The integrated high-voltage PMOS device structure enables low-power, high voltage, and high-speed complimentary circuit topologies to be realized in a thin-layer SOI process flow, improving circuit efficiency and expanding the application base for thin-layer technology.
引用
收藏
页码:73 / 76
页数:4
相关论文
共 50 条
  • [31] High performance 600 V smart power technology based on thin layer silicon-on-insulator
    Letavic, T
    Arnold, E
    Simpson, M
    Aquino, R
    Bhimnathwala, H
    Egloff, R
    Emmerik, A
    Wong, S
    Mukherjee, S
    ISPSD '97: 1997 IEEE INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS, 1997, : 49 - 52
  • [32] Influence of germanium on thermal dewetting and agglomeration of the silicon template layer in thin silicon-on-insulator
    Zhang, P. P.
    Yang, B.
    Rugheimer, P. P.
    Roberts, M. M.
    Savage, D. E.
    Liu, Feng
    Lagally, M. G.
    JOURNAL OF PHYSICS D-APPLIED PHYSICS, 2009, 42 (17)
  • [33] High-Q ring resonators in thin silicon-on-insulator
    Baehr-Jones, T
    Hochberg, M
    Walker, C
    Scherer, A
    APPLIED PHYSICS LETTERS, 2004, 85 (16) : 3346 - 3347
  • [34] Segmented waveguides in thin silicon-on-insulator
    Hochberg, M
    Baehr-Jones, T
    Walker, C
    Witzens, J
    Gunn, LC
    Scherer, A
    JOURNAL OF THE OPTICAL SOCIETY OF AMERICA B-OPTICAL PHYSICS, 2005, 22 (07) : 1493 - 1497
  • [35] Beakdown voltage model and structure realization of a thin silicon layer with linear variable doping on a silicon on insulator high voltage device with multiple step field plates
    Qiao Ming
    Zhuang Xiang
    Wu Li-Juan
    Zhang Wen-Tong
    Wen Heng-Juan
    Zhang Bo
    Li Zhao-Ji
    CHINESE PHYSICS B, 2012, 21 (10)
  • [36] Breakdown voltage model and structure realization of a thin silicon layer with linear variable doping on a silicon on insulator high voltage device with multiple step field plates
    乔明
    庄翔
    吴丽娟
    章文通
    温恒娟
    张波
    李肇基
    Chinese Physics B, 2012, 21 (10) : 508 - 515
  • [37] Tetrahedral amorphous-carbon thin films for silicon-on-insulator application
    Song, ZR
    Yu, YH
    Li, CL
    Zou, SC
    Zhang, FM
    Wang, X
    Shen, DS
    Luo, EZ
    Sundaravel, B
    Wong, SP
    Wilson, IH
    APPLIED PHYSICS LETTERS, 2002, 80 (05) : 743 - 745
  • [38] HIGH PERFORMANCE THIN CRYSTALLINE SILICON SOLAR CELL GROWN ON SILICON-ON-INSULATOR
    Murcia, C. Paola
    Hao, Ruiying
    Biegala, Tom
    Honsberg, Christiana
    Barnett, Allen
    2009 34TH IEEE PHOTOVOLTAIC SPECIALISTS CONFERENCE, VOLS 1-3, 2009, : 981 - +
  • [39] HIGH-VOLTAGE IONOPHORETIC SEPARATION OF POLYSULFANEDISULFONATES ON THIN-LAYER FOILS IN A TEMPERATURE-CONTROLLED CHAMBER
    BLASIUS, E
    MUNCH, J
    JOURNAL OF CHROMATOGRAPHY, 1973, 84 (01): : 137 - 146
  • [40] Conductivity enhancement in thin silicon-on-insulator layer embedding artificial dislocation network
    Ishikawa, Y
    Yamauchi, K
    Yamamoto, C
    Tabe, M
    SEMICONDUCTOR DEFECT ENGINEERING-MATERIALS, SYNTHETIC STRUCTURES AND DEVICES, 2005, 864 : 253 - 258