Optimizing the Montgomery Modular Multiplier for a Power- and Area-Efficient Hardware Architecture

被引:0
|
作者
Leme, Mateus Terribele [1 ]
Paim, Guilherme [1 ]
Rocha, Leandro M. G. [1 ]
Uckert, Patricia [3 ]
Lima, Vitor G. [1 ]
Soarest, Rafael [2 ]
da Costat, Eduardo A. C. [3 ]
Bampi, Sergio [1 ]
机构
[1] Fed Univ Rio Grande do Sul UFRGS, Grad Program Microelect PGMICRO, Porto Alegre, RS, Brazil
[2] Fed Univ Pelotas UFPel, Grad Program Comp Sci PPGC, Pelotas, RS, Brazil
[3] Catholic Univ Pelotas UCPel, Grad Program Elect Engn & Comp, Pelotas, RS, Brazil
关键词
Montgomery; Cryptography; VLSI Hardware design;
D O I
10.1109/mwscas48704.2020.9184487
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Cryptography hardware design is a key challenge towards the confidentiality advance in the prominent field of the internet of things (IoT). The rise of IoT embedded devices boosts the demand for power- and area-efficient solutions for cryptography hardware. The higher the robustness of the cryptography algorithm is, the higher are the hardware complexity, the circuit area, and energy consumption. Asymmetric algorithms are a particular class widely employed in ultra-secure cryptosystems. The high time-hardness to break the private-key in asymmetric algorithms is a result of its high mathematical complexity. RSA is an asymmetric algorithm that performs successive modular multiplications to encrypt and de-encrypt the information. Therefore, arithmetic operators are the most significant part regarding circuit area and power dissipation. This work evaluates a design space exploration for power- and area-efficient hardware VLSI design in the modular Montgomery multiplier employed in the RSA algorithm.
引用
收藏
页码:1084 / 1087
页数:4
相关论文
共 50 条
  • [41] Area and Power Efficient Multiplier-Less Architecture for FIR Differentiator
    Eligar, Sanjay
    Banakar, R. M.
    INVENTIVE COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES, ICICCT 2019, 2020, 89 : 493 - 501
  • [42] High-throughput, area-efficient hardware architecture of CABAC-Binarization for UHD applications
    Nagaraju, Mamidi
    Gupta, Santosh Kumar
    Bhadauria, Vijaya
    MICROELECTRONICS JOURNAL, 2022, 123
  • [43] Algorithmic aspects of area-efficient hardware/software partitioning
    Wu Jigang
    Thambipillai Srikanthan
    The Journal of Supercomputing, 2006, 38 : 223 - 235
  • [44] Design of An Area-Efficient Hardware Filter for Embedded System
    Kim, Ji Kwang
    Gwon, Oh Scong
    Lee, Scung Eun
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 229 - 230
  • [45] An Area-efficient Unified Transform Architecture for VVC
    Hao, Zhijian
    Zheng, Qi
    Fan, Yibo
    Xiang, Guoqing
    Zhang, Peng
    Sun, Heming
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 2012 - 2016
  • [46] A Low-Power Area-Efficient Precision Scalable Multiplier with an Input Vector Systolic Structure
    Tang, Xiqin
    Li, Yang
    Lin, Chenxiao
    Shang, Delong
    ELECTRONICS, 2022, 11 (17)
  • [47] Algorithmic aspects of area-efficient hardware/software partitioning
    Wu Jigang
    Srikanthan, Thambipillai
    JOURNAL OF SUPERCOMPUTING, 2006, 38 (03): : 223 - 235
  • [48] Embedded Capacitor-Multiplier Compensation for Area-Efficient Low-Power Multistage Amplifiers
    Yan, Zushu
    2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 153 - 156
  • [49] An Ultra-Low-Power SAR ADC with an Area-Efficient DAC Architecture
    Kamalinejad, Pouya
    Mirabbasi, Shahriar
    Leung, Victor C. M.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 13 - 16
  • [50] Area-efficient and ultra-low-power architecture of RSA processor for RFID
    Wang, D. M.
    Ding, Y. Y.
    Zhang, J.
    Hu, J. G.
    Tan, H. Z.
    ELECTRONICS LETTERS, 2012, 48 (19) : 1185 - U31