Signal aware energy efficient approach for low power full adder design with adiabatic logic

被引:1
|
作者
Kumar, Dinesh [1 ]
Kumar, Manoj [1 ]
机构
[1] Guru Gobind Singh Indraprastha Univ, USIC&T, Sec 16C, New Delhi 110078, India
关键词
CMOS;
D O I
10.1007/s00542-020-05056-5
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Prolonged battery life is the major concern for modern low power electronic devices. Concentrating on this issue, in this paper a new structure of full adder has been proposed. Based on this architecture four new designs of low power full adder have been proposed. Two designs of proposed full adder i.e., A1 and A3 consist of four and three transistors based X-NOR gate respectively. Functionality of these two designs also verified with improved performance by employing diode free adiabatic logic (DFAL) in proposed adders, A2, and A4. Signal aware power efficient inverters have been used for proposed designs. Proposed adder designs are fast and consume less power as compared to the existing adders reported in literature. The proposed designs show a power delay product (PDP) of 0.041 fJ, 0.016 fJ, 0.054 fJ, and 0.047 fJ for adder A1, A2, A3 and, A4 respectively as compared to best reported double pass transistor full adder with 0.061 fJ. The proposed designs also perform well at stringent temperature, capacitance and, frequency conditions. These designs show satisfactory performance at low voltages whereas; the use of adiabatic logic makes these designs energy efficient for low power applications.
引用
收藏
页码:587 / 599
页数:13
相关论文
共 50 条
  • [31] Novel approach for the design of efficient full adder in MQCA
    Vineet Jaiswal
    Trailokya Nath Sasamal
    The Journal of Supercomputing, 2023, 79 : 7900 - 7915
  • [32] Asynchronous Adiabatic Design of Full Adder Using Dual-Rail Domino Logic
    Kumar, A. Kishore
    Somasundareswari, D.
    Duraisamy, V.
    Nair, Mithun. G.
    2012 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (ICCIC), 2012, : 519 - 522
  • [33] Design of Low Power High Speed Full Adder Cell with XOR/XNOR Logic Gates
    Alluri, Sudhakar
    Dasharatha, M.
    Naik, B. Rajendra
    Reddy, N. S. S.
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 565 - 570
  • [34] Implementation of Full Adder Cells for Ultra Low Power Energy Efficient Computing Applications
    Basha, Mohammed Mahaboob
    Rao, Vadde Seetharama
    Poreddy, Lachi Reddy
    Madhurima, V
    Gundala, Srinivasulu
    Stan, Ovidiu Petra
    2ND INTERNATIONAL CONFERENCE ON SUSTAINABLE COMPUTING AND SMART SYSTEMS, ICSCSS 2024, 2024, : 53 - 58
  • [35] Design Topologies For Low Power Cmos Full Adder
    Devadas, M.
    Kishore, K. Lal
    PROCEEDINGS OF THE 2017 INTERNATIONAL CONFERENCE ON INVENTIVE SYSTEMS AND CONTROL (ICISC 2017), 2017, : 493 - 496
  • [36] Design and implementation of a low power ternary full adder
    Srivastava, A
    Venkatapathy, K
    VLSI DESIGN, 1996, 4 (01) : 75 - 81
  • [37] Performance Analysis of CNTFET Based Low Energy and Low Power Adiabatic Logic Design
    Kashti, Vipin
    Bhaskar, Mahajan Sagar
    Padmanaban, Sanjeevikumar
    Charola, Shreyas
    Fedak, Viliam
    PROCEEDINGS OF THE 2017 IEEE SECOND INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND COMMUNICATION TECHNOLOGIES (ICECCT), 2017,
  • [38] Low Power Design of A Full Adder Standard Cell
    Hu, Jianping
    Wang, Jun
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [39] Design of Area Efficient and Low Power Multipliers using Multiplexer based Full Adder
    Murugeswari, S.
    Mohideen, S. Kaja
    SECOND INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET 2014), 2014, : 388 - 392
  • [40] Analysis of Full Adder using Adiabatic Charge Recovery Logic
    Marina, Amalin S.
    Pradeepa, Shunbaga T.
    Rajeswari, A.
    PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2016), 2016,