Implementation of Full Adder Cells for Ultra Low Power Energy Efficient Computing Applications

被引:0
|
作者
Basha, Mohammed Mahaboob [1 ]
Rao, Vadde Seetharama [1 ]
Poreddy, Lachi Reddy [2 ]
Madhurima, V [3 ]
Gundala, Srinivasulu [2 ]
Stan, Ovidiu Petra [4 ]
机构
[1] Sreenidhi Inst Sci & Technol, Dept ECE, Hyderabad, India
[2] Lakireddy Bali Reddy Coll Engn, Dept ECE, Mylavaram, India
[3] SV Coll Engn Autonomous, Dept ECE, Tirupati, Andhra Pradesh, India
[4] Tech Univ Cluj Napoca, Fac Automat & Comp Sci, Cluj Napoca, Romania
关键词
Power consumption; ultralow power circuit; minimum energy; adders; Near threshold voltage; DESIGN; CIRCUIT; CMOS;
D O I
10.1109/ICSCSS60660.2024.10625340
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Energy Efficiency is of critical significance when designing integrated circuits. In the world of advanced integrated circuits that operate in near-threshold voltage is gaining much awareness because of its potential for high-performance and energy-efficient designs. Today's VLSI design places a great deal of importance on static or leaky power usage as technology advances into the nanoscale realm. In this brief, a one-bit full adder cell with reduced transistor count is suggested for lower power application by employing CMOS, Pass Transistor Logic and Transmission Gate schemes with XOR, XNOR and multiplexer logics at different supply voltages for achieving full swing sum and carry output. Post-layout simulation results reveal that, the proposed one-bit full adder design has achieved remarkable improvements compared to other published designs, boasting over 23% energy savings and over 32% reductions in Energy Delay Product by employing just 10 transistors. The outcomes demonstrate how efficient the full adder cells can serve as an arithmetic circuit for conventional signal processing computing applications in integrated circuits.
引用
收藏
页码:53 / 58
页数:6
相关论文
共 50 条
  • [1] Implementation of parallel computing and adiabatic logic in full adder design for ultra-low-power applications
    Kumar, Dinesh
    Kumar, Manoj
    SN APPLIED SCIENCES, 2020, 2 (08):
  • [2] Implementation of parallel computing and adiabatic logic in full adder design for ultra-low-power applications
    Dinesh Kumar
    Manoj Kumar
    SN Applied Sciences, 2020, 2
  • [3] Ultra Low-Power Full-Adder for Biomedical Applications
    Chew, Eng Sue
    Phyu, Myint Wai
    Goh, Wang Ling
    2009 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC 2009), 2009, : 115 - 118
  • [4] Ultra Low Power Full Adder Topologies
    Moradi, Farshad
    Wisland, Dag T.
    Mahmoodi, Hamid
    Aunet, Snorre
    Cao, Tuan Vu
    Peiravi, Ali
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 3158 - +
  • [5] Low power low voltage CMOS full adder cells based on energy-efficient architecture
    Kumar, Pankaj
    Sharma, Rajender Kumar
    INTERNATIONAL JOURNAL OF COMPUTER APPLICATIONS IN TECHNOLOGY, 2018, 57 (04) : 291 - 301
  • [6] A comprehensive analysis of ultra low power GNRFET based 20T hybrid full adder for computing applications
    Arora, Sneha
    Tripathi, Suman Lata
    PHYSICA SCRIPTA, 2024, 99 (08)
  • [7] Implementation of area and energy efficient Full adder cell
    Tiwari, Nidhi
    Sharma, Ruchi
    Parihar, Rajesh
    2014 RECENT ADVANCES AND INNOVATIONS IN ENGINEERING (ICRAIE), 2014,
  • [8] Design and implementation of a low power ternary full adder
    Srivastava, A
    Venkatapathy, K
    VLSI DESIGN, 1996, 4 (01) : 75 - 81
  • [9] Design of Low Power Multiplier with Energy Efficient Full Adder Using DPTAAL
    Kumar, A. Kishore
    Somasundareswari, D.
    Duraisamy, V.
    Pradeepa, T. Shunbaga
    VLSI DESIGN, 2013,
  • [10] Comparison of Ultra Low Power Full Adder Cells in 22 nm FDSOI Technology
    Zadeh, Somayeh Hossein
    Ytterdal, Trond
    Aunet, Snorre
    2018 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS): NORCHIP AND INTERNATIONAL SYMPOSIUM OF SYSTEM-ON-CHIP (SOC), 2018,