Implementation of Full Adder Cells for Ultra Low Power Energy Efficient Computing Applications

被引:0
|
作者
Basha, Mohammed Mahaboob [1 ]
Rao, Vadde Seetharama [1 ]
Poreddy, Lachi Reddy [2 ]
Madhurima, V [3 ]
Gundala, Srinivasulu [2 ]
Stan, Ovidiu Petra [4 ]
机构
[1] Sreenidhi Inst Sci & Technol, Dept ECE, Hyderabad, India
[2] Lakireddy Bali Reddy Coll Engn, Dept ECE, Mylavaram, India
[3] SV Coll Engn Autonomous, Dept ECE, Tirupati, Andhra Pradesh, India
[4] Tech Univ Cluj Napoca, Fac Automat & Comp Sci, Cluj Napoca, Romania
来源
2ND INTERNATIONAL CONFERENCE ON SUSTAINABLE COMPUTING AND SMART SYSTEMS, ICSCSS 2024 | 2024年
关键词
Power consumption; ultralow power circuit; minimum energy; adders; Near threshold voltage; DESIGN; CIRCUIT; CMOS;
D O I
10.1109/ICSCSS60660.2024.10625340
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Energy Efficiency is of critical significance when designing integrated circuits. In the world of advanced integrated circuits that operate in near-threshold voltage is gaining much awareness because of its potential for high-performance and energy-efficient designs. Today's VLSI design places a great deal of importance on static or leaky power usage as technology advances into the nanoscale realm. In this brief, a one-bit full adder cell with reduced transistor count is suggested for lower power application by employing CMOS, Pass Transistor Logic and Transmission Gate schemes with XOR, XNOR and multiplexer logics at different supply voltages for achieving full swing sum and carry output. Post-layout simulation results reveal that, the proposed one-bit full adder design has achieved remarkable improvements compared to other published designs, boasting over 23% energy savings and over 32% reductions in Energy Delay Product by employing just 10 transistors. The outcomes demonstrate how efficient the full adder cells can serve as an arithmetic circuit for conventional signal processing computing applications in integrated circuits.
引用
收藏
页码:53 / 58
页数:6
相关论文
共 50 条
  • [21] Ultra-Efficient Nonvolatile Approximate Full-Adder With Spin-Hall-Assisted MTJ Cells for In-Memory Computing Applications
    Salavati, Sepahrad
    Moaiyeri, Mohammad Hossein
    Jafari, Kian
    IEEE TRANSACTIONS ON MAGNETICS, 2021, 57 (05)
  • [22] Ultra-Low Power Hybrid Full Adder Circuit for Digital Signal Processing and Biomedical Applications
    Singh, Anil
    Upadhyay, Rahul Mani
    Kumar, Manish
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2020, 15 (3-4): : 295 - 308
  • [23] A new full adder cell for low-power applications
    Shams, AM
    Bayoumi, MA
    PROCEEDINGS OF THE 8TH GREAT LAKES SYMPOSIUM ON VLSI, 1998, : 45 - 49
  • [24] Low-Power, Energy-Efficient Full Adder for Deep-Submicron Design
    Nimmagadda, Mallikarjuna Rao
    Pal, Ajit
    2011 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2011, : 345 - 346
  • [25] Signal aware energy efficient approach for low power full adder design with adiabatic logic
    Kumar, Dinesh
    Kumar, Manoj
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2022, 28 (02): : 587 - 599
  • [26] Energy Efficient Low Power High Speed Full adder design using Hybrid Logic
    Theja, M. Nikhil
    Balakumaran, T.
    PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2016), 2016,
  • [27] Signal aware energy efficient approach for low power full adder design with adiabatic logic
    Dinesh Kumar
    Manoj Kumar
    Microsystem Technologies, 2022, 28 : 587 - 599
  • [28] Low Power and Area Efficient Implementation of BCD Adder on FPGA
    Mishra, Shambhavi
    Verma, Gaurav
    2013 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION (ICSC), 2013, : 461 - 465
  • [29] A novel low power energy recovery full adder cell
    Shalem, R
    John, E
    John, LK
    NINTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1999, : 380 - 383
  • [30] Implementation Topology of Full Adder Cells
    Ahmed, Rekib Uddin
    Saha, Prabir
    2ND INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ADVANCED COMPUTING ICRTAC -DISRUP - TIV INNOVATION , 2019, 2019, 165 : 676 - 683