Implementation of Full Adder Cells for Ultra Low Power Energy Efficient Computing Applications

被引:0
|
作者
Basha, Mohammed Mahaboob [1 ]
Rao, Vadde Seetharama [1 ]
Poreddy, Lachi Reddy [2 ]
Madhurima, V [3 ]
Gundala, Srinivasulu [2 ]
Stan, Ovidiu Petra [4 ]
机构
[1] Sreenidhi Inst Sci & Technol, Dept ECE, Hyderabad, India
[2] Lakireddy Bali Reddy Coll Engn, Dept ECE, Mylavaram, India
[3] SV Coll Engn Autonomous, Dept ECE, Tirupati, Andhra Pradesh, India
[4] Tech Univ Cluj Napoca, Fac Automat & Comp Sci, Cluj Napoca, Romania
来源
2ND INTERNATIONAL CONFERENCE ON SUSTAINABLE COMPUTING AND SMART SYSTEMS, ICSCSS 2024 | 2024年
关键词
Power consumption; ultralow power circuit; minimum energy; adders; Near threshold voltage; DESIGN; CIRCUIT; CMOS;
D O I
10.1109/ICSCSS60660.2024.10625340
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Energy Efficiency is of critical significance when designing integrated circuits. In the world of advanced integrated circuits that operate in near-threshold voltage is gaining much awareness because of its potential for high-performance and energy-efficient designs. Today's VLSI design places a great deal of importance on static or leaky power usage as technology advances into the nanoscale realm. In this brief, a one-bit full adder cell with reduced transistor count is suggested for lower power application by employing CMOS, Pass Transistor Logic and Transmission Gate schemes with XOR, XNOR and multiplexer logics at different supply voltages for achieving full swing sum and carry output. Post-layout simulation results reveal that, the proposed one-bit full adder design has achieved remarkable improvements compared to other published designs, boasting over 23% energy savings and over 32% reductions in Energy Delay Product by employing just 10 transistors. The outcomes demonstrate how efficient the full adder cells can serve as an arithmetic circuit for conventional signal processing computing applications in integrated circuits.
引用
收藏
页码:53 / 58
页数:6
相关论文
共 50 条
  • [41] High-Efficient, Ultra-Low-Power and High-Speed 4:2 Compressor with a New Full Adder Cell for Bioelectronics Applications
    Ayoub Sadeghi
    Nabiollah Shiri
    Mahmood Rafiee
    Circuits, Systems, and Signal Processing, 2020, 39 : 6247 - 6275
  • [42] High-Efficient, Ultra-Low-Power and High-Speed 4:2 Compressor with a New Full Adder Cell for Bioelectronics Applications
    Sadeghi, Ayoub
    Shiri, Nabiollah
    Rafiee, Mahmood
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2020, 39 (12) : 6247 - 6275
  • [43] High Speed Energy Efficient Static Segment Adder for Approximate Computing Applications
    R . Jothin
    C. Vasanthanayaki
    Journal of Electronic Testing, 2017, 33 : 125 - 132
  • [44] High Speed Energy Efficient Static Segment Adder for Approximate Computing Applications
    Jothin, R.
    Vasanthanayaki, C.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2017, 33 (01): : 125 - 132
  • [45] Energy Efficient Full Swing GDI Based Adder Architecture for Arithmetic Applications
    Aggarwal, Pratibha
    Garg, Bharat
    WIRELESS PERSONAL COMMUNICATIONS, 2024, 135 (03) : 1663 - 1678
  • [46] New XOR/XNOR and full adder circuits for low voltage, low power applications
    Lee, H
    Sobelman, GE
    MICROELECTRONICS JOURNAL, 1998, 29 (08) : 509 - 517
  • [47] A CNFET-based hybrid multi-threshold 1-bit full adder design for energy efficient low power applications
    Maleknejad, Mojtaba
    Mohammadi, Somayyeh
    Navi, Keivan
    Naji, Hamid Reza
    Hosseinzadeh, Mehdi
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2018, 105 (10) : 1753 - 1768
  • [48] Survey and evaluation of low-power full-adder cells
    Sayed, A
    Al-Asaad, H
    ESA'04 & VLSI'04, PROCEEDINGS, 2004, : 332 - 338
  • [49] Asynchronous Design of Energy Efficient Full Adder
    Kumar, A. Kishore
    Somasundareswari, D.
    Duraisamy, D.
    Sabarinathan, G.
    2013 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS, 2013,
  • [50] Design of Area-Efficient and Low-Power Magnetic Full Adder
    Sreeja, R. R.
    Kamala, J.
    Sahaana, K.
    SPIN, 2025, 15 (01)