Signal aware energy efficient approach for low power full adder design with adiabatic logic

被引:1
|
作者
Kumar, Dinesh [1 ]
Kumar, Manoj [1 ]
机构
[1] Guru Gobind Singh Indraprastha Univ, USIC&T, Sec 16C, New Delhi 110078, India
关键词
CMOS;
D O I
10.1007/s00542-020-05056-5
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Prolonged battery life is the major concern for modern low power electronic devices. Concentrating on this issue, in this paper a new structure of full adder has been proposed. Based on this architecture four new designs of low power full adder have been proposed. Two designs of proposed full adder i.e., A1 and A3 consist of four and three transistors based X-NOR gate respectively. Functionality of these two designs also verified with improved performance by employing diode free adiabatic logic (DFAL) in proposed adders, A2, and A4. Signal aware power efficient inverters have been used for proposed designs. Proposed adder designs are fast and consume less power as compared to the existing adders reported in literature. The proposed designs show a power delay product (PDP) of 0.041 fJ, 0.016 fJ, 0.054 fJ, and 0.047 fJ for adder A1, A2, A3 and, A4 respectively as compared to best reported double pass transistor full adder with 0.061 fJ. The proposed designs also perform well at stringent temperature, capacitance and, frequency conditions. These designs show satisfactory performance at low voltages whereas; the use of adiabatic logic makes these designs energy efficient for low power applications.
引用
收藏
页码:587 / 599
页数:13
相关论文
共 50 条
  • [21] Design of Area-Efficient and Low-Power Magnetic Full Adder
    Sreeja, R. R.
    Kamala, J.
    Sahaana, K.
    SPIN, 2025, 15 (01)
  • [22] Low Power-Area Efficient Design of 1 bit Full Adder
    Yazhini, G.
    Rajendiran, M.
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1679 - 1683
  • [23] An Efficient Design of QCA Full-Adder-Subtractor with Low Power Dissipation
    Gassoumi, Ismail
    Touil, Lamjed
    Mtibaa, Abdellatif
    JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING, 2021, 2021
  • [24] A reversible full adder using adiabatic superconductor logic
    Yamae, Taiki
    Takeuchi, Naoki
    Yoshikawa, Nobuyuki
    SUPERCONDUCTOR SCIENCE & TECHNOLOGY, 2019, 32 (03):
  • [25] Power Efficient Design of Adiabatic Approach for Low Power VLSI Circuits
    Parveen, A.
    Selvi, T. Tamil
    2019 5TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENERGY SYSTEMS (ICEES 2019), 2019,
  • [26] Low Power-Area Pass Transistor Logic Based ALU Design Using Low Power Full Adder Design
    Reddy, G. Karthik
    PROCEEDINGS OF 2015 IEEE 9TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO), 2015,
  • [27] Analysis and design of an efficient complementary energy path adiabatic logic for low-power system applications
    Gong, Cihun-Siyong Alex
    Shiue, Muh-Tian
    Hong, Ci-Tong
    Su, Chun-Hsien
    Yao, Kai-Wen
    20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2007, : 247 - 250
  • [28] VLSI implementation of ultra power optimized adiabatic logic based full adder cell
    Murugan, K.
    Baulkani, S.
    MICROPROCESSORS AND MICROSYSTEMS, 2019, 70 : 15 - 20
  • [29] An energy efficient full adder cell for low voltage
    Navi, Keivan
    Maeen, Mehrdad
    Hashemipour, Omid
    IEICE ELECTRONICS EXPRESS, 2009, 6 (09): : 553 - 559
  • [30] Novel approach for the design of efficient full adder in MQCA
    Jaiswal, Vineet
    Sasamal, Trailokya Nath
    JOURNAL OF SUPERCOMPUTING, 2023, 79 (07): : 7900 - 7915