共 50 条
- [21] Low-power and Area Efficient Approximate Multiplier with Reduced Partial Products PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 181 - 186
- [22] High-speed low power energy efficient 1- trit multiplier with less number of CNTFETs Multimedia Tools and Applications, 2024, 83 : 23297 - 23309
- [24] Low Power And Area Efficient Wallace Tree Multiplier Using Carry Select Adder With Binary To Excess-1 Converter 2016 CONFERENCE ON ADVANCES IN SIGNAL PROCESSING (CASP), 2016, : 248 - 253
- [26] High-Speed and Area-Efficient Modified Binary Divider Circuits, Systems, and Signal Processing, 2022, 41 : 3350 - 3371
- [27] A High Speed Scalar Multiplier for Binary Edwards Curves PROCEEDINGS OF THE THIRD WORKSHOP ON CRYPTOGRAPHY AND SECURITY IN COMPUTING SYSTEMS (CS2 2016), 2016, : 41 - 44
- [28] HIGH-SPEED BINARY RATE-MULTIPLIER PROCEEDINGS OF THE INSTITUTE OF ELECTRICAL AND ELECTRONICS ENGINEERS, 1972, 60 (03): : 339 - &
- [29] Low Power and Low Area CMOS Capacitance Multiplier CAS 2018 PROCEEDINGS: 2018 INTERNATIONAL SEMICONDUCTOR CONFERENCE, 2018, : 161 - 164
- [30] HIGH-SPEED BINARY RATE-MULTIPLIER PROCEEDINGS OF THE INSTITUTE OF ELECTRICAL AND ELECTRONICS ENGINEERS, 1971, 59 (08): : 1256 - &