Low Power, High Speed and Area Efficient Binary Count Multiplier

被引:3
|
作者
Dattatraya, Kore Sagar [1 ]
Appasaheb, Belgudri Ritesh [1 ]
Khaladkar, Ramdas Bhanudas [1 ]
Bhaaskaran, V. S. Kanchana [1 ]
机构
[1] VIT Univ, Sch Elect Engn, Madras, Tamil Nadu, India
关键词
Binary adder; binary counter; binary count multiplier; compressor circuits; low power multiplier circuits;
D O I
10.1142/S0218126616500274
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multiplier forms the core building block of any processor, such as the digital signal processor (DSP) and a general purpose microprocessor. As the word length increases, the number of adders or compressors required for the partial product addition also increases. The addition operation of the derived partial products determines the circuit latency, area and speed performance of wider word-length multipliers. Binary count multiplier (BCM) aims to reduce the number of adders and compressors through the use of a uniquely structured binary counter and by suitably altering the logical flow of partial product addition by using binary adders is proposed in this paper. The binary counters for varying bit count values are derived by modifying the basic 4: 2 compressor circuit. A 16 x 16 bit multiplier has been developed to validate the proposed computation method. This logic structure demonstrates lower power operation, reduced device count and lesser delay in comparison against the conventional Wallace tree multiplier structure found in the literature. The BCM implementation realizes 29.17% reduction in the device count, 66% reduction in the delay and 70% reduction in the power dissipation. Furthermore, it realizes 90% reduction in the power delay product (PDP) in comparison against the Wallace tree structure. The multiplier circuits have been implemented and the validation of results has been carried out using Cadence (R) EDA tool. Forty five nanometer technology files have been employed for the designs and exhaustive SPICE simulations.
引用
收藏
页数:17
相关论文
共 50 条
  • [21] Low-power and Area Efficient Approximate Multiplier with Reduced Partial Products
    Sukla, Mukesh Kumar
    Sethi, Kabiraj
    Panda, A. K.
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 181 - 186
  • [22] High-speed low power energy efficient 1- trit multiplier with less number of CNTFETs
    Sarada Musala
    Ramana Murthy Gajula
    S. V. Raghu Sekhar Reddy
    P. Prakash Reddy
    Multimedia Tools and Applications, 2024, 83 : 23297 - 23309
  • [23] High-speed low power energy efficient 1-trit multiplier with less number of CNTFETs
    Musala, Sarada
    Gajula, Ramana Murthy
    Reddy, S. V. Raghu Sekhar
    Reddy, P. Prakash
    MULTIMEDIA TOOLS AND APPLICATIONS, 2023, 83 (8) : 23297 - 23309
  • [24] Low Power And Area Efficient Wallace Tree Multiplier Using Carry Select Adder With Binary To Excess-1 Converter
    Kesava, R. Bala Sai
    Sindhuri, K. Bala
    rao, B. Lingeswara
    Kumar, N. Udava
    2016 CONFERENCE ON ADVANCES IN SIGNAL PROCESSING (CASP), 2016, : 248 - 253
  • [25] High-Speed and Area-Efficient Modified Binary Divider
    Pazhani, A. Azhagu Jaisudhan
    Samuel, T. S. Arun
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2022, 41 (06) : 3350 - 3371
  • [26] High-Speed and Area-Efficient Modified Binary Divider
    A. Azhagu Jaisudhan Pazhani
    T. S. Arun Samuel
    Circuits, Systems, and Signal Processing, 2022, 41 : 3350 - 3371
  • [27] A High Speed Scalar Multiplier for Binary Edwards Curves
    Fournaris, Apostolos P.
    Sklavos, Nicolas
    Koulamas, Christos
    PROCEEDINGS OF THE THIRD WORKSHOP ON CRYPTOGRAPHY AND SECURITY IN COMPUTING SYSTEMS (CS2 2016), 2016, : 41 - 44
  • [28] HIGH-SPEED BINARY RATE-MULTIPLIER
    MAJITHIA, JC
    PROCEEDINGS OF THE INSTITUTE OF ELECTRICAL AND ELECTRONICS ENGINEERS, 1972, 60 (03): : 339 - &
  • [29] Low Power and Low Area CMOS Capacitance Multiplier
    Bonteanu, Gabriel
    Cracan, Arcadie
    CAS 2018 PROCEEDINGS: 2018 INTERNATIONAL SEMICONDUCTOR CONFERENCE, 2018, : 161 - 164
  • [30] HIGH-SPEED BINARY RATE-MULTIPLIER
    ELLIOTT, AR
    PROCEEDINGS OF THE INSTITUTE OF ELECTRICAL AND ELECTRONICS ENGINEERS, 1971, 59 (08): : 1256 - &