High-speed low power energy efficient 1-trit multiplier with less number of CNTFETs

被引:3
|
作者
Musala, Sarada [1 ]
Gajula, Ramana Murthy [2 ]
Reddy, S. V. Raghu Sekhar [1 ]
Reddy, P. Prakash [1 ]
机构
[1] Vignans Fdn Sci Technol & Res, Dept ECE, Vadlamudi, India
[2] Alliance Univ, Dept ECE, ACED, Bangalore, Karnataka, India
关键词
CNTFETS; Ternary multiplexer; Hybrid design; Ternary decoder; LOGIC GATES; DESIGNS; ADDER;
D O I
10.1007/s11042-023-16403-9
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Ternary logic has an advantage over conventional binary logic since it uses less power and promises to take up less space on chips and in interconnects. When ternary logic is used to design multiplier circuits, they exhibit good efficiency. A device known as a carbon nanotube field-effect transistor (CNTFET) offers more benefits than a MOSFET, including low off-current characteristics like low power and good performance. In this paper, a new 1-trit multiplier design is suggested along with a comparison of four 1-trit multiplier ideas based on CNTFETs. Power, latency, PDP, and the number of transistors is compared. Power, speed, and PDP are all improved by the suggested 1-trit multiplier. There are fewer transistors required. The Cadence Virtuoso Tool simulates each of these circuits using CNTFET 32 nm technology.
引用
收藏
页码:23297 / 23309
页数:13
相关论文
共 50 条