共 50 条
- [42] Low Complexity FFT/IFFT Processor for High-speed OFDM System using Efficient Multiplier Scheduling 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1520 - 1523
- [43] BALANCED HIGH-SPEED RESIDUE NUMBER VLSI MULTIPLIER WITH ERROR-DETECTION IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1991, 138 (03): : 421 - 423
- [44] Energy-Efficient Power Allocation with Buffer Constraint for High-Speed Railway PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS (ICCS 2018), 2018, : 343 - 347
- [45] A High-Speed Low-Power Low-Latency Pipelined ROM-Less DDFS ADVANCED COMPUTING, PT III, 2011, 133 : 108 - 119
- [46] Low power and high speed computation using hybridized multiplier 2013 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATIONS AND NETWORKING TECHNOLOGIES (ICCCNT), 2013,
- [47] Design and Implementation of Complex Multiplier with Low Power and High Speed 2021 15TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND APPLICATIONS (ACOMP 2021), 2021, : 215 - 219
- [48] Low power and high speed Row and Column Bypass Multiplier 2014 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (IEEE ICCIC), 2014, : 1187 - 1190
- [49] A Novel Design of Low power and High speed Hybrid Multiplier 2017 FOURTH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATION AND NETWORKING (ICSCN), 2017,