High-speed low power energy efficient 1-trit multiplier with less number of CNTFETs

被引:3
|
作者
Musala, Sarada [1 ]
Gajula, Ramana Murthy [2 ]
Reddy, S. V. Raghu Sekhar [1 ]
Reddy, P. Prakash [1 ]
机构
[1] Vignans Fdn Sci Technol & Res, Dept ECE, Vadlamudi, India
[2] Alliance Univ, Dept ECE, ACED, Bangalore, Karnataka, India
关键词
CNTFETS; Ternary multiplexer; Hybrid design; Ternary decoder; LOGIC GATES; DESIGNS; ADDER;
D O I
10.1007/s11042-023-16403-9
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Ternary logic has an advantage over conventional binary logic since it uses less power and promises to take up less space on chips and in interconnects. When ternary logic is used to design multiplier circuits, they exhibit good efficiency. A device known as a carbon nanotube field-effect transistor (CNTFET) offers more benefits than a MOSFET, including low off-current characteristics like low power and good performance. In this paper, a new 1-trit multiplier design is suggested along with a comparison of four 1-trit multiplier ideas based on CNTFETs. Power, latency, PDP, and the number of transistors is compared. Power, speed, and PDP are all improved by the suggested 1-trit multiplier. There are fewer transistors required. The Cadence Virtuoso Tool simulates each of these circuits using CNTFET 32 nm technology.
引用
收藏
页码:23297 / 23309
页数:13
相关论文
共 50 条
  • [41] RoBA Multiplier: A Rounding-Based Approximate Multiplier for High-Speed yet Energy-Efficient Digital Signal Processing
    Zendegani, Reza
    Kamal, Mehdi
    Bahadori, Milad
    Afzali-Kusha, Ali
    Pedram, Massoud
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (02) : 393 - 401
  • [42] Low Complexity FFT/IFFT Processor for High-speed OFDM System using Efficient Multiplier Scheduling
    Lee, Jea Hack
    Kim, Eun Ji
    Sunwoo, Myung Hoon
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1520 - 1523
  • [43] BALANCED HIGH-SPEED RESIDUE NUMBER VLSI MULTIPLIER WITH ERROR-DETECTION
    LO, HY
    YANG, TC
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1991, 138 (03): : 421 - 423
  • [44] Energy-Efficient Power Allocation with Buffer Constraint for High-Speed Railway
    Yu, Mi
    Wang, Xiaoming
    Xu, Youyun
    Li, Dapeng
    Chen, Jianping
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS (ICCS 2018), 2018, : 343 - 347
  • [45] A High-Speed Low-Power Low-Latency Pipelined ROM-Less DDFS
    Hatai, Indranil
    Chakrabarti, Indrajit
    ADVANCED COMPUTING, PT III, 2011, 133 : 108 - 119
  • [46] Low power and high speed computation using hybridized multiplier
    Subramaniam, Uvaraj
    Alavandar, Srinivasan
    2013 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATIONS AND NETWORKING TECHNOLOGIES (ICCCNT), 2013,
  • [47] Design and Implementation of Complex Multiplier with Low Power and High Speed
    Duy Manh Thi Nguyen
    Pham Minh Man Nguyen
    Hieu-Truong Ngo
    Minh-Son Nguyen
    2021 15TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND APPLICATIONS (ACOMP 2021), 2021, : 215 - 219
  • [48] Low power and high speed Row and Column Bypass Multiplier
    Srinivas, K. Benarji
    Aneesh, Mohammed Y.
    2014 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (IEEE ICCIC), 2014, : 1187 - 1190
  • [49] A Novel Design of Low power and High speed Hybrid Multiplier
    Jagadeeshkumar, N.
    Meganathan, D.
    2017 FOURTH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATION AND NETWORKING (ICSCN), 2017,
  • [50] Design and Implementation of Low Power, High-Speed Configurable Approximation 8-Bit Booth Multiplier
    Kumar, Sampath
    Poonia, Minakshi
    Kumar, Rahul
    Sharma, Gaurav
    Kumar, Somesh
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (17)