High-speed low power energy efficient 1-trit multiplier with less number of CNTFETs

被引:3
|
作者
Musala, Sarada [1 ]
Gajula, Ramana Murthy [2 ]
Reddy, S. V. Raghu Sekhar [1 ]
Reddy, P. Prakash [1 ]
机构
[1] Vignans Fdn Sci Technol & Res, Dept ECE, Vadlamudi, India
[2] Alliance Univ, Dept ECE, ACED, Bangalore, Karnataka, India
关键词
CNTFETS; Ternary multiplexer; Hybrid design; Ternary decoder; LOGIC GATES; DESIGNS; ADDER;
D O I
10.1007/s11042-023-16403-9
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Ternary logic has an advantage over conventional binary logic since it uses less power and promises to take up less space on chips and in interconnects. When ternary logic is used to design multiplier circuits, they exhibit good efficiency. A device known as a carbon nanotube field-effect transistor (CNTFET) offers more benefits than a MOSFET, including low off-current characteristics like low power and good performance. In this paper, a new 1-trit multiplier design is suggested along with a comparison of four 1-trit multiplier ideas based on CNTFETs. Power, latency, PDP, and the number of transistors is compared. Power, speed, and PDP are all improved by the suggested 1-trit multiplier. There are fewer transistors required. The Cadence Virtuoso Tool simulates each of these circuits using CNTFET 32 nm technology.
引用
收藏
页码:23297 / 23309
页数:13
相关论文
共 50 条
  • [21] CMOS MULTIPLIER-DIVIDERS DELIVER HIGH-SPEED, LOW-POWER
    不详
    ELECTRONIC DESIGN, 1980, 28 (01) : 188 - 188
  • [22] Design of new low-power and high-speed quaternary flip-flops based on CNTFETs
    Jafari, Majid
    Sayedsalehi, Samira
    Mirzaee, Reza Faghih
    Farazkish, Razieh
    COMPUTERS & ELECTRICAL ENGINEERING, 2024, 117
  • [23] Low-Power and High-Speed Approximate Multiplier Design with a Tree Compressor
    Yang, Tongxin
    Ukezono, Tomoaki
    Sato, Toshinori
    2017 IEEE 35TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2017, : 89 - 96
  • [24] High-Speed and Low-Power Serial Accumulator for Serial/Parallel Multiplier
    Meher, Manas Ranjan
    Jong, Ching-Chuen
    Chang, Chip-Hong
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 176 - 179
  • [25] A high-speed/low-power multiplier using an advanced spurious power suppression technique
    Chen, Kuan-Hung
    Chu, Yuan-Sun
    Chen, Yu-Min
    Guo, Jiun-In
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3139 - 3142
  • [26] High Speed, Efficient Area, Low Power Novel Modified Booth Encoder Multiplier for Signed-Unsigned Number
    Rajput, Ravindra P.
    Swamy, M. N. Shanmukha
    ARTIFICIAL INTELLIGENCE PERSPECTIVES IN INTELLIGENT SYSTEMS, VOL 1, 2016, 464 : 321 - 333
  • [27] Design optimization of a high-speed, area-efficient and low-power Montgomery modular multiplier for RSA algorithm
    Masui, S
    Mukaida, K
    Takenaka, M
    Torii, N
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (04): : 576 - 581
  • [28] A New Recursive Multibit Recoding Algorithm for High-Speed and Low-Power Multiplier
    Oudjida, Abdelkrim K.
    Chaillet, Nicolas
    Liacha, Ahmed
    Berrandjia, Mohamed L.
    JOURNAL OF LOW POWER ELECTRONICS, 2012, 8 (05) : 579 - 594
  • [29] A Low-Power High-Speed Accuracy-Controllable Approximate Multiplier Design
    Yang, Tongxin
    Ukezono, Tomoaki
    Sato, Toshinori
    2018 23RD ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2018, : 605 - 610
  • [30] CNTFET Based 4-Trit Hybrid Ternary Adder-Subtractor for low Power & High-Speed Applications
    Suman Rani
    Balwinder Singh
    Silicon, 2022, 14 : 689 - 702