Optimization of EeLADA for Circuit Logic Defect Localization Using Defect Simulation

被引:0
|
作者
Yeoh, B. L. [1 ]
Goh, S. H. [1 ]
You, G. F. [1 ]
Tan, Alan [1 ]
Hao, Hu [1 ]
Chan, Y. H. [1 ]
Zhao, Lin [1 ]
Gupta, Varun [1 ]
Ma, H. H. W. T. [1 ]
Neo, S. P. [1 ]
Ang, G. B. [1 ]
Ngow, Y. T. [1 ]
Lam, Jeffrey [1 ]
Tay, C. C. [2 ]
机构
[1] GLOBALFOUNDRIES, Technol Dev Prod Test & Failure Anal, Singapore, Singapore
[2] Mentor Graph Corp, Wilsonville, OR USA
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
EeLADA has been introduced previously as a prospective alternative approach to DFT scan diagnosis for scan logic defect localization. It has the capability to reveal induced signals from laser stimulation that are relevant to the failure signature by comparing failing pins and cycles of the bad device. Multiple schemes involving different combinations for comparison are possible. Defect simulations based on cell fault injections on a multi-level logic of a real digital device circuit characterizes the different comparison schemes. The findings are used to devise an optimized methodology to determine suspected fail locations to guide physical failure analysis to reveal the defect. A successful case study substantiates the method.
引用
收藏
页码:540 / 546
页数:7
相关论文
共 50 条
  • [41] Defect Localization Using Nonlinear Lamb Wave Mixing Technique
    Mohammed Aslam
    Praveen Nagarajan
    Mini Remanan
    Journal of Nondestructive Evaluation, 2021, 40
  • [42] Low Temperature Fault Isolation Using Soft Defect Localization
    Staller, Kristopher D.
    ISTFA 2012: CONFERENCE PROCEEDINGS FROM THE 38TH INTERNATIONAL SYMPOSIUM FOR TESTING AND FAILURE ANALYSIS, 2012, : 596 - 600
  • [43] Defect Localization Using Nonlinear Lamb Wave Mixing Technique
    Aslam, Mohammed
    Nagarajan, Praveen
    Remanan, Mini
    JOURNAL OF NONDESTRUCTIVE EVALUATION, 2021, 40 (01)
  • [44] Dynamic defect localization using FPGA to monitor digital values
    Saury, L.
    Cany, S.
    MICROELECTRONICS RELIABILITY, 2011, 51 (9-11) : 1701 - 1704
  • [45] Wafer Defect Localization and Classification Using Deep Learning Techniques
    Shinde, Prashant P.
    Pai, Priyadarshini P.
    Adiga, Shashishekar P.
    IEEE ACCESS, 2022, 10 : 39969 - 39974
  • [46] Optimization and defect identification using distributed evolutionary algorithms
    Burczynski, T
    Kus, W
    Dlugosz, A
    Orantek, P
    ENGINEERING APPLICATIONS OF ARTIFICIAL INTELLIGENCE, 2004, 17 (04) : 337 - 344
  • [47] Scan chain bridge defect on a 28nm technology node circuit, localization using dynamic power supplies
    Parrassin, Thierry
    Petit, Emmanuel
    Celi, Guillaume
    Mousseau, Yann
    Dudit, Sylvain
    ISTFA 2012: CONFERENCE PROCEEDINGS FROM THE 38TH INTERNATIONAL SYMPOSIUM FOR TESTING AND FAILURE ANALYSIS, 2012, : 587 - 591
  • [48] BREATHING CIRCUIT OCCLUSION DUE TO DEFECT
    LITTLE, KE
    CANADIAN JOURNAL OF ANAESTHESIA-JOURNAL CANADIEN D ANESTHESIE, 1990, 37 (06): : 707 - 707
  • [49] Simulation of surface crack initiation induced by slip localization and point defect kinetics
    Sauzay, Maxime
    Liu, Jia
    11TH INTERNATIONAL FATIGUE CONGRESS, PTS 1 AND 2, 2014, 891-892 : 542 - 548
  • [50] Optimization Research on Defect Localization in Ultrasonic Images of Anisotropic and Multilayer CFRP Structures
    Qin, Yu-Xin
    Xiong, Xin-Meng
    Chen, Yu
    Wang, Yi
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2024, 73 : 8 - 14