Optimization of EeLADA for Circuit Logic Defect Localization Using Defect Simulation

被引:0
|
作者
Yeoh, B. L. [1 ]
Goh, S. H. [1 ]
You, G. F. [1 ]
Tan, Alan [1 ]
Hao, Hu [1 ]
Chan, Y. H. [1 ]
Zhao, Lin [1 ]
Gupta, Varun [1 ]
Ma, H. H. W. T. [1 ]
Neo, S. P. [1 ]
Ang, G. B. [1 ]
Ngow, Y. T. [1 ]
Lam, Jeffrey [1 ]
Tay, C. C. [2 ]
机构
[1] GLOBALFOUNDRIES, Technol Dev Prod Test & Failure Anal, Singapore, Singapore
[2] Mentor Graph Corp, Wilsonville, OR USA
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
EeLADA has been introduced previously as a prospective alternative approach to DFT scan diagnosis for scan logic defect localization. It has the capability to reveal induced signals from laser stimulation that are relevant to the failure signature by comparing failing pins and cycles of the bad device. Multiple schemes involving different combinations for comparison are possible. Defect simulations based on cell fault injections on a multi-level logic of a real digital device circuit characterizes the different comparison schemes. The findings are used to devise an optimized methodology to determine suspected fail locations to guide physical failure analysis to reveal the defect. A successful case study substantiates the method.
引用
收藏
页码:540 / 546
页数:7
相关论文
共 50 条
  • [31] Coverage Optimization for Defect-Tolerance Logic Mapping on Nanoelectronic Crossbar Architectures
    Yuan, Bo
    Li, Bin
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2012, 27 (05) : 979 - 988
  • [32] Defect Localization Technique for Logic Circuits in sub 90nm SOI Microprocessors
    Kane, Terence
    Tenney, Michael P.
    Bruley, John
    Boettcher, Steven
    ISTFA 2006, 2006, : 419 - 422
  • [33] Coverage Optimization for Defect-Tolerance Logic Mapping on Nanoelectronic Crossbar Architectures
    Bo Yuan
    Bin Li
    Journal of Computer Science and Technology, 2012, 27 : 979 - 988
  • [34] Coverage Optimization for Defect-Tolerance Logic Mapping on Nanoelectronic Crossbar Architectures
    袁博
    李斌
    JournalofComputerScience&Technology, 2012, 27 (05) : 979 - 988
  • [35] Coarse resolution defect localization algorithm for an automated visual printed circuit board inspection
    Ibrahim, Z
    Aspar, Z
    Al-Attas, SAR
    Mokji, MM
    IECON-2002: PROCEEDINGS OF THE 2002 28TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, VOLS 1-4, 2002, : 2629 - 2634
  • [36] The Effectiveness of Logic Circuit Instruction using Simulation Software
    Wu, Wen-Chuan
    Chuang, Chien-Pen
    JCPC: 2009 JOINT CONFERENCE ON PERVASIVE COMPUTING, 2009, : 705 - 708
  • [37] LOGIC CIRCUIT SIMULATION USING S/360 CSMP
    MATHEWS, RC
    SIMULATION, 1970, 15 (02) : 92 - &
  • [38] Sequential circuit fault simulation using logic emulation
    Hwang, SA
    Hono, JH
    Wu, CW
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (08) : 724 - 736
  • [39] Sequential circuit fault simulation using logic emulation
    Hwang, Shih-Arn
    Hong, Jin-Hua
    Wu, Cheng-Wen
    1998, IEEE, Piscataway, NJ, United States (17)
  • [40] Defect localization using physical design and electrical test information
    Stanojevic, Z
    Balachandran, H
    Walker, DMH
    Lakhani, F
    Jandhyala, S
    2000 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE AND WORKSHOP, 2000, : 108 - 115